# **SIEMENS** # **Product Overview SIMATIC** Addressing **ET 200S Interface Module** ET 200S in the PROFIBUS Network **IM 151/CPU** 4 Commissioning and Diagnostics 5 Functions of the IM 151/CPU **Manual** 6 **Technical Specifications** This manual is part of the document package with the order 7 Cycle and Response Times number: 6ES7 151-1AA00-8BA0 8 **Getting Started** Configuration Frame and Parameter Assignment Frame for the ET 200S В Instruction List Execution Times of the SFCs and **SFBs** Important Notes, Contents Migration of the IM 151/CPU Glossary, Index D #### **Safety Guidelines** This manual contains notices which you should observe to ensure your own personal safety, as well as to protect the product and connected equipment. These notices are highlighted in the manual by a warning triangle and are marked as follows according to the level of danger: #### Danger indicates that death, severe personal injury or substantial property damage will result if proper precautions are not taken. #### Warning indicates that death, severe personal injury or substantial property damage **can** result if proper precautions are not taken. #### Caution indicates that minor personal injury or property damage can result if proper precautions are not taken. #### Note draws your attention to particularly important information on the product, handling the product, or to a particular part of the documentation. #### **Qualified Personnel** Only **qualified personnel** should be allowed to install and work on this equipment. Qualified persons are defined as persons who are authorized to commission, to ground, and to tag circuits, equipment, and systems in accordance with established safety practices and standards. #### **Correct Usage** Note the following: ### Warning This device and its components may only be used for the applications described in the catalog or the technical descriptions, and only in connection with devices or components from other manufacturers which have been approved or recommended by Siemens. This product can only function correctly and safely if it is transported, stored, set up, and installed correctly, and operated and maintained as recommended. #### **Trademarks** SIMATIC®, SIMATIC HMI® and SIMATIC NET® are registered trademarks of SIEMENS AG. Some of other designations used in these documents are also registered trademarks; the owner's rights may be violated if they are used by third parties for their own purposes. #### Copyright Siemens AG 1998 All rights reserved The reproduction, transmission or use of this document or its contents is not permitted without express written authority. Offenders will be liable for damages. All rights, including rights created by patent grant or registration of a utility model or design, are reserved. #### **Disclaimer of Liability** We have checked the contents of this manual for agreement with the hardware and software described. Since deviations cannot be precluded entirely, we cannot guarantee full agreement. However, the data in this manual are reviewed regularly and any necessary corrections included in subsequent editions. Suggestions for improvement are welcomed. Siemens AG Bereich Automatisierungs- und Antriebstechnik (A&D) Geschäftsgebiet Industrie-Automatisierungsysteme (AS) Postfach 4848, D- 90327 Nürnberg © Siemens AG 2000 Technical data subject to change. # **Important Information** # Purpose of the Manual This manual supplements the *ET 200S Distributed I/O System* manual. It describes all the functions of the IM 151/CPU interface module. The manual does not deal with general ET 200S functions. You will find descriptions of these in the *ET 200S Distributed I/O System* manual (see also the section entitled "Delivery Package"). The information contained in this manual and in the *ET 200S Distributed I/O System* manual will enable you to operate the ET 200S with the IM 151/CPU interface module as a DP slave on the PROFIBUS-DP or in a stand-alone configuration. ### **Target Group** The manual describes the hardware of the IM 151/CPU interface module and is aimed at configuration engineers, commissioning engineers and maintenance personnel who use the ET 200S with PLC functionality. It consists of chapters containing instructions and reference chapters. #### **Delivery Package** This delivery package (order number 6ES7 151-1AA00-8BA0) consists of three manuals, with contents as follows: #### **IM 151/CPU Interface Module** - IM 151/CPU addressing - ET 200S with IM 151/CPU in the PROFIBUS network - Commissioning and diagnostics of the IM 151/CPU - Technical specifications of the IM 151/CPU - List of STEP 7 instructions #### ET 200S Distributed I/O System - Installing and wiring the ET 200S - Commissioning and diagnostics of the ET 200S - Technical specifications of the IM 151, digital and analog electronic modules, process-related modules - Order numbers for the ET200S # **ET 200S Motor Starters** - Installing and wiring motor starters - Commissioning and diagnostics of motor starters - Technical specifications of motor starters - Order numbers for motor starters # **Applicability** This manual is valid for the IM 151/CPU interface module with the order numbers 6ES7 151-7AA00-0AB0 and 6ES7 151-7AB00-0AB0 as well as the components of the ET 200S specified in the ET 200S Distributed I/O System manual. This manual contains a description of the components that were valid at the time the manual was published. We reserve the right to enclose a Product Information bulletin containing up-to-date information about new components and new versions of components. ### Standards, Certificates and Approvals The ET 200S distributed I/O system is based on EN 50170, Volume 2, PROFIBUS. The ET 200S distributed I/O system fulfills the requirements and criteria of IEC 1131, Part 2 and the requirements for obtaining the CE marking. CSA, UL and FM certifications have been obtained for the ET 200S. Shipbuilding certification has been applied for. You will find detailed information on these standards, certificates and approvals in the *ET 200S Distributed I/O System* manual. # **Position in the Information Landscape** In addition to the ET 200S manuals, you will also need the manual for the DP master used and the documentation for the configuration and programming software used (see the list in Appendix A of the ET 200S Distributed I/O System manual). #### Note You will find a detailed list of the contents of the ET 200S manuals in Section 1.2 of this manual. We recommend that you begin by reading this section so as to find out which parts of which manuals are most relevant to you in helping you to do what you want to do. # Aids to Finding Information You can quickly access specific information in the manual by using the following aids: - At the beginning of the manual you will find a comprehensive table of contents and lists of the figures and tables in the manual. - The sections of the chapters in the manual contain subheadings that allow you to gain a quick overview of the contents of the section. - You will find a glossary in the appendix at the end of the manual. The glossary contains definitions of the main technical terms used in the manual. - At the end of the manual you will find a detailed index that enables you to find the information you require quickly and easily. # **Contents** | 1 | Produc | t Overview | | |---|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | | 1.1 | What Is the IM 151/CPU Interface Module? | 1-2 | | | 1.2 | Guide to the ET 200S Manuals | 1-5 | | 2 | Addres | sing | | | | 2.1 | Slot-Oriented Addressing | 2-2 | | | 2.2 | User-Defined Addressing | 2-5 | | | 2.3 | Data Transfer with the DP Master | 2-6 | | | 2.4 | Accessing the Intermediate Memory in the IM 151/CPU | 2-8 | | 3 | ET 200 | S in the PROFIBUS Network | | | | 3.1 | ET 200S in the PROFIBUS Network | 3-2 | | | 3.2 | Setting the PROFIBUS Address | 3-5 | | | 3.3 | Network Components | 3-7 | | | 3.4 | Functions via the Programming Device/OP | 3-9 | | | 3.5 | Direct Communication | 3-10 | | 4 | Commi | ssioning and Diagnostics | | | | 4.1 | Configuring the IM 151/CPU | 4-2 | | | 4.2 | Resetting the Memory of the IM 151/CPU | 4-4 | | | 4.3 | Commissioning and Startup of the ET 200S | 4-7 | | | 4.4 | Diagnostics Using LEDs | 4-9 | | | 4.5 | Diagnostics via Diagnostic Address with STEP 7 | 4-11 | | | 4.6<br>4.6.1<br>4.6.2<br>4.6.3<br>4.6.4<br>4.6.5<br>4.6.6 | Slave Diagnosis Station Status 1 to 3 Master PROFIBUS Address Manufacturer ID Module Diagnosis Module Status Structure of the Station Diagnosis | 4-14<br>4-16<br>4-18<br>4-19<br>4-20<br>4-21<br>4-22 | | | 4.7 | System Status List (SSL) | 4-24 | | 5 | Functi | Functions of the IM 151/CPU | | | | | | | | |---|--------|--------------------------------------------------------------------------------|------|--|--|--|--|--|--| | | 5.1 | Data for the PROFIBUS-DP | 5-2 | | | | | | | | | 5.2 | The Mode Selector and LEDs | 5-4 | | | | | | | | | 5.3 | Force | 5-6 | | | | | | | | | 5.4 | Memory Module | 5-8 | | | | | | | | | 5.5 | Clock | 5-12 | | | | | | | | | 5.6 | Blocks | 5-13 | | | | | | | | | 5.7 | Parameters | 5-16 | | | | | | | | | 5.8 | Parameterization of the Reference Junction for the Connection of Thermocouples | 5-18 | | | | | | | | | 5.9 | Removal and Insertion of Modules During Operation | 5-20 | | | | | | | | | 5.10 | Switching Power Modules Off and On During Operation | 5-22 | | | | | | | | 6 | Techni | ical Specifications | | | | | | | | | | 6.1 | Technical Specifications of the IM 151/CPU | 6-2 | | | | | | | | 7 | Cycle | and Response Times | | | | | | | | | | 7.1 | Cycle time | 7-2 | | | | | | | | | 7.2 | Response Time | 7-6 | | | | | | | | | 7.3 | Interrupt Response Time | 7-9 | | | | | | | | 8 | Gettin | g Started | | | | | | | | | | 8.1 | Step 1: Installing the ET 200S/IM 151/CPU and S7-300 | 8-4 | | | | | | | | | 8.2 | Step 2: Wiring the ET 200S/IM 151/CPU and S7-300 | 8-5 | | | | | | | | | 8.3 | Step 3: Commissioning the ET 200S/IM 151/CPU | 8-6 | | | | | | | | | 8.4 | Step 4: Configuring the IM 151/CPU for Stand-Alone Operation | 8-7 | | | | | | | | | 8.5 | Step 5: Programming the IM 151/CPU | 8-9 | | | | | | | | | 8.6 | Step 6: Test Run | 8-10 | | | | | | | | | 8.7 | Step 7: Upgrading the IM 151/CPU and Commissioning the S7-300 | 8-11 | | | | | | | | | 8.8 | Step 8: Configuring the IM 151/CPU as a DP Slave and the S7-300 as a DP Master | 8-12 | | | | | | | | | 8.9 | Step 9: Programming the IM 151/CPU and the S7-300 | 8-15 | | | | | | | | | 8.10 | Step 10: Commissioning and Test Run of the IM 151/CPU and S7-300. | 8-17 | | | | | | | | Α | Config | guration Frame and Parameter Assignment Frame for the ET 200S | | | | | | | | | | A.1 | Structure of the Configuration Frame (SKF) | A-2 | | | | | | | | | A.2 | Structure of the Configuration Frame (AKF) | A-4 | | | | | | | | | A.3 | Structure of the Parameter Assignment Frame | A-6 | | | | | | | | В | Instruction List | | | | | | | | | |---|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|--|--|--|--|--| | | B.1 | Address Identifiers and Parameter Ranges | B-2 | | | | | | | | | B.2 | Abbreviations | B-3 | | | | | | | | | B.3 | Tab | B-3 | | | | | | | | | B.4 | Examples of Addressing | B-5 | | | | | | | | | B.5<br>B.5.1<br>B.5.2<br>B.5.3<br>B.5.4 | Execution Times with Indirect Addressing Example of Memory-Indirect, Area-Internal Addressing Example of Register-Indirect, Area-Internal Addressing Example of Memory-Indirect, Area-Crossing Addressing Example of Addressing Via Parameters | B-7<br>B-9<br>B-10<br>B-11<br>B-12 | | | | | | | | | B.6 | Bit Logic Instructions | B-13 | | | | | | | | | B.7 | Logic Instructions with Parenthetical Expressions | B-15 | | | | | | | | | B.8 | ORing of AND Operations | B-16 | | | | | | | | | B.9 | Logic Instructions with Timers and Counters | B-17 | | | | | | | | | B.10 | Logic Instructions with the Contents of Accumulator 1 | B-18 | | | | | | | | | B.11 | Logic Instructions with Condition Code Bits | B-19 | | | | | | | | | B.12 | Edge-Triggered Instructions | B-25 | | | | | | | | | B.13 | Setting/Resetting Bit Addresses | B-26 | | | | | | | | | B.14 | Instructions Directly Affecting the RLO | B-27 | | | | | | | | | B.15 | Timer Instructions | B-28 | | | | | | | | | B.16 | Counter Instructions | B-29 | | | | | | | | | B.17 | Load Instructions | B-30 | | | | | | | | | B.18 | Load Instructions for Timers and Counters | B-32 | | | | | | | | | B.19 | Transfer Instructions | B-33 | | | | | | | | | B.20 | Load and Transfer Instructions for Address Registers | B-35 | | | | | | | | | B.21 | Load and Transfer Instructions for the Status Word | B-36 | | | | | | | | | B.22 | Load Instructions for DB Numbers and DB Length | B-36 | | | | | | | | | B.23 | Fixed-Point Math Instructions (16 Bits) | B-37 | | | | | | | | | B.24 | Fixed-Point Math Instructions (32 Bits) | B-38 | | | | | | | | | B.25 | Floating-Point Math Instructions (32 Bits) | B-39 | | | | | | | | | B.26 | Addition of Constants | B-39 | | | | | | | | | B.27 | Addition via the Address Register | B-40 | | | | | | | | | B.28 | Comparison Instructions with Integers (16 Bits) | B-40 | | | | | | | | | B.29 | Comparison Instructions with Integers (32 Bits) | B-41 | | | | | | | | | B.30 | Comparison Instructions (32-Bit Real Numbers) | B-42 | | | | | | | | | B.31 | Shift Instructions | B-43 | | | | | | | | | B.32 | Rotate Instructions | B-44 | |---|-----------|--------------------------------------------------------|------| | | B.33 | ACCU Transfer Instructions, Incrementing, Decrementing | B-45 | | | B.34 | Program Display and Null Operation Instructions | B-45 | | | B.35 | Data Type Conversion Instructions | B-46 | | | B.36 | Complement Formation | B-47 | | | B.37 | Block Call Instructions | B-48 | | | B.38 | Block End Instructions | B-49 | | | B.39 | Exchanging Data Blocks | B-49 | | | B.40 | Jump Instructions | B-50 | | | B.41 | Instructions for the Master Control Relay (MCR) | B-52 | | С | Execution | on Times of the SFCs and SFBs | | | | C.1 | System Functions (SFCs) | C-1 | | | C.2 | System Function Blocks (SFBs) | C-3 | | D | Migratio | on of the IM 151/CPU | | | | D.1 | Differences to Selected S7-300 CPUs | D-2 | | | D.2 | Porting the User Program | D-3 | | | Glossar | у | | | | Index | | | # **Figures** | 1-1 | View of the ET 200S Distributed I/O System with the IM 151/CPU | 1-3 | |-----|-------------------------------------------------------------------|------| | 1-2 | Components and the Manuals Required for Them | 1-5 | | 2-1 | Structure of the Default Address Area | 2-2 | | 2-2 | Slots on the ET 200S | 2-2 | | 2-3 | Example of Address Assignment for I/O Modules | 2-4 | | 2-4 | Structure of the Address Area for User-Defined Addressing | 2-5 | | 2-5 | Principles of Data Transfer Between the DP Master and the ET 200S | | | | with the IM 151/CPU | 2-6 | | 3-1 | Example of a PROFIBUS Network | 3-2 | | 3-2 | The PG/OP Accesses the ET 200S via the DP Interface in the | | | | DP Master | 3-4 | | 3-3 | The Programming Device Accesses the ET 200S on a | | | | Stand-Alone Basis | 3-4 | | 3-4 | Setting the PROFIBUS Address | 3-6 | | 3-5 | Connecting the DP Network | 3-8 | | 3-6 | Direct Communication with the IM 151/CPU | 3-10 | | 4-1 | How to Use the Mode Selector to Reset the Memory | 4-5 | | 4-2 | Diagnostic Addresses for the DP Master and ET 200S | 4-11 | | 4-3 | Format of the Slave Diagnostic Data | 4-15 | | 4-4 | Structure of the Module Diagnosis | 4-20 | | 4-5 | Structure of the Module Status | 4-21 | | 4-6 | Structure of the Station Diagnosis (1) | 4-22 | | 4-7 | Structure of the Station Diagnosis (2) | 4-23 | | 5-1 | Mode selector | 5-4 | | 5-2 | Principle Behind Forcing | 5-7 | | 5-3 | Position of the Memory Card Slot for the MMC on the IM 151/CPU | 5-9 | | 5-4 | Example of a Parameterization Dialog Box for the CPU Module Data | | | | in STEP 7 V5.1 | 5-19 | | 6-1 | Basic Circuit Diagram for the IM 151/CPU | 6-4 | | 6-2 | Basic Circuit Diagram for the IM 151/CPU FO | 6-4 | | 7-1 | Component Parts of the Cycle Time | 7-2 | | 7-2 | Shortest Response Time | 7-7 | | 7-3 | Longest Response Time | 7-8 | | A-1 | Description of Byte 0 of the Address Area Identifiers | A-3 | | A-2 | Description of Byte 1 of the Address Area Identifiers | A-3 | | A-3 | Standard Section of the Parameter Assignment Frame | A-6 | | A-4 | General Section of the Parameter Assignment Frame for the | | | | IM 151/CPU | A-7 | | D-1 | Example: FB with Unpacked Addresses | D-3 | | D-2 | Example: FB with Packed Addresses | D-4 | | D-3 | Example: Rewiring of the Signals | D-5 | # **Tables** | 1-1 | Topics of the Manuals in the ET 200S Manual Package | 1-6 | |------------|-----------------------------------------------------------------------|-------| | 2-1 | Addresses of the ET 200S I/O Modules | 2-3 | | 2-2 | Examples of the Maximum Configuration | 2-7 | | 2-3 | Accessing the Address Areas | 2-8 | | 2-4 | Addressing Interface in STEP 7 V5.1 (Extract) | 2-9 | | 3-1 | Network Components | 3-7 | | 4-1 | Configuration Options | 4-2 | | 4-2 | Ways to Reset the Memory | 4-4 | | 4-3 | Internal CPU Events at Memory Resetting | 4-5 | | 4-4 | LEDs for PROFIBUS-DP | 4-10 | | 4-5 | Responses to Operating Mode Changes and Interruptions in User Data | 4.40 | | 4.6 | Transfer in the DP Master and the ET 200S with the IM 151/CPU | 4-12 | | 4-6<br>4-7 | Evaluation of RUN/STOP Transitions in the DP Master/ET 200S | 4-13 | | | Structure of Station Status 1 (Byte 0) | 4-16 | | 4-8 | Structure of Station Status 2 (Byte 1) | 4-17 | | 4-9 | Structure of Station Status 3 (Byte 2) | 4-17 | | 4-10 | Structure of the Master PROFIBUS Address (Byte 3) | 4-18 | | 4-11 | Structure of the Manufacturer Identification (Bytes 4 and 5) | 4-19 | | 4-12 | Additional Interrupt Information and Diagnostic Data | 4-23 | | 4-13 | SSL Sublists of the IM 151/CPU | 4-24 | | 5-1 | Attributes of the Device Database (DDB) File | 5-2 | | 5-2 | Positions of the Mode Selector | 5-4 | | 5-3 | LEDs for CPU Functionality | 5-5 | | 5-4 | Available MMCs | 5-8 | | 5-5 | Firmware Update with MMC | 5-10 | | 5-6 | Backing Up the Operating System | 5-11 | | 5-7 | Features of the Clock | 5-12 | | 5-8 | Overview of the Blocks | 5-13 | | 5-9 | OBs for Cycle and Restart | 5-14 | | 5-10 | OBs for Interrupts | 5-14 | | 5-11 | OBs for Error/Fault Responses | 5-15 | | 5-12 | Parameter Blocks, SetParameters and Their Ranges for the IM 151/CPU | 5-16 | | 5-13 | Parameterization of the Reference Junction | 5-18 | | 5-14 | Result of the Preset/Actual Comparison in Modules that Cannot be | 0.0 | | • | Parameterized | 5-21 | | 5-15 | Result of the Preset/Actual Comparison in the Case of Parameterizable | 0 = . | | 0.0 | Modules with the Power Module Switched on | 5-21 | | 5-16 | Result of the Preset/Actual Comparison in the Case of Parameterizable | · | | 0 .0 | Modules with the Power Module Switched off | 5-21 | | 6-1 | Terminal Assignment of the IM 151/CPU Interface Module | 6-3 | | 7-1 | Extending the Cycle by Nesting Interrupts | 7-3 | | 7-2 | Process Image Updating | 7-3 | | 7-3 | Dependency of the User Program Scanning Time | 7-4 | | 7-4 | Updating the S7 Timers | 7-4 | | 7-5 | Extending the Cycle by Nesting Interrupts | 7-5 | | 7-6 | Interrupt Response Times of the IM 151/CPU | | | | (Without Communication) | 7-9 | | A-1 | Structure of the Configuration Frame in the special identifier format | | |-----|-----------------------------------------------------------------------|-----| | | (SKF) | A-2 | | A-2 | Identifiers for the Address Areas of the Intermediate Memory | A-3 | | A-3 | Structure of the Configuration Frame in the Normal Identifier Format | | | | (AKF) | A-4 | | A-4 | Structure of the Configuration Frame with Default Setting for the | | | | Address Areas (Normal Identifier Format in Accordance with AKF) | A-5 | | D-1 | Differences to Selected S7-300 CPUs | D-2 | | D-2 | Example: Replacements under Options! Rewire | D-4 | Product Overview # In This Chapter The product overview provides information about - The role of the IM 151/CPU interface module within the ET 200S distributed I/O system - Which manuals in the ET 200S manual package contain what information. # **Chapter Overview** | In<br>Section | Contents | Page | |---------------|------------------------------------------|------| | 1.1 | What Is the IM 151/CPU Interface Module? | 1-2 | | 1.2 | Guide to the ET 200S Manuals | 1-5 | # 1.1 What Is the IM 151/CPU Interface Module? #### What Is the IM 151/CPU? The IM 151/CPU is a component of the ET 200S distributed I/O system with IP 20 protection. The IM 151/CPU interface module is an intelligent preprocessing unit (intelligent slave). It enables you to decentralize control tasks. An ET 200S with an IM 151/CPU can therefore exercise full and, if necessary, independent control over a process-related functional unit and can be used as a stand-alone CPU. The use of the IM 151/CPU leads to further modularization and standardization of process-related functional units and simple, clear machine concepts. # How Is the IM 151/CPU Integrated in the ET 200S? The IM 151/CPU interface module is integrated in the ET 200S in the same way as any other module. In other words, its configuration concept, installation and expansion capability are the same. # View The figure below shows a sample configuration of an ET 200S with an IM 151/CPU. Figure 1-1 View of the ET 200S Distributed I/O System with the IM 151/CPU # Features of the IM 151/CPU Compared to Other Modules The IM 151/CPU interface module has the following special features: - The interface module has PLC functionality (integrated CPU with 24 KB working memory and 40 KB RAM load memory). - The interface module can be enhanced with up to 63 I/O modules from the ET 200S range. - The interface module has an operating mode switch with positions for RUN-P, STOP and MRES. - There are 6 LEDs on the front of the interface module to indicate the following: - ET 200S faults (SF) - Bus faults (BF) - Supply voltage for electronic components (ON) - Force requests (FRCE) - Operating mode of the IM 151/CPU (RUN and STOP) - Variants for connection to the PROFIBUS-DP via RS485 and fiber-optic cables (FO variant) ### How Is the ET 200S Configured with the IM 151/CPU? To configure the ET 200S with the IM 151/CPU (configuration and parameter assignment), you require *HWCONFIG*, which is part of the configuration software *STEP 7*, as of V 5.1. You can find out how to configure the ET 200S with the IM 151/CPU in Section 4.1 of this manual. # How Is the IM 151/CPU Programmed? To program the IM 151/CPU, you require the *STEP 7* configuration software, as of V 5.1. You can find the *STEP 7* instruction set for programming the IM 151/CPU in Appendix B. # 1.2 Guide to the ET 200S Manuals ### You are Using the Following Components ... The components of the ET 200S are described in various manuals in the ET 200S package. The figure below shows possible ET 200S configurations and the manuals required for them. Figure 1-2 Components and the Manuals Required for Them # Where Do You Find What Information? The following table will help you find the information you require quickly. It tells you which manual you need to refer to and which chapter deals with the topic you are interested in. Table 1-1 Topics of the Manuals in the ET 200S Manual Package | | | Manual | | | |------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------|------------------------------|----------------------| | Contents | ET 200S<br>Distributed<br>I/O System | IM 151/CPU<br>Interface<br>Module | ET 200S<br>Motor<br>Starters | Chapter/<br>Appendix | | ET 200S components | х | | | 1.2 | | ET 200S motor starter components | | | Х | 1 | | ET 200S configuration options | х | | | 3 | | ET 200S motor starters configuration options | | | Х | 1 | | Installing the ET 200S; setting the PROFIBUS address | х | | | 4 | | Installing ET 200S motor starters | | | Х | 2 | | IM 151/CPU addressing | | х | | 2 | | Electrical design and wiring of the ET 200S | х | | | 5 | | The ET 200S with the IM 151/CPU on the PROFIBUS network | | х | | 3 | | Commissioning and diagnostics of the ET 200S | х | | | 6 | | Commissioning and diagnostics of the ET 200S with motor starters | | | Х | 3 | | Commissioning and diagnostics of the ET 200S with the IM 151/CPU | | х | | 4 | | Functions of the IM 151/CPU | | х | | 5 | | General technical specifications of the ET 200S (standards, certificates and approvals, EMC, environmental conditions, etc.) | х | | | 7 | | Technical specifications of interface modules, terminal modules, power and electronic modules | х | | | 8, 9, 10, 11,<br>12 | | Technical specifications of the ET 200S motor starter | | | Х | 4 | | General technical specifications of the IM 151/CPU | | х | | 6 | | Safety integrated ET 200S SIGUARD system | | | Х | 9 | | Order numbers for the ET 200S | х | | | Q | | Order numbers for the ET 200S motor starters | | | Х | Q | | IM 151/CPU cycle and response times | | х | | 7 | | Configuration and parameter assignment frame for the IM 151/CPU | | х | | Q | | List of STEP 7 instructions | | х | | В | | Execution times of SFCs | | х | | С | | Glossary | х | | | Glossary | Addressing 2 # Principle of Data Transfer Between the DP Master and the ET 200S This chapter contains information on the addressing of I/O modules and data transfer between the DP master and the IM 151/CPU. The following alternatives are available for addressing the I/O modules: - Slot-oriented address allocation: Slot-oriented address allocation is the default form of addressing, in which STEP 7 allocates a fixed module base address to each slot number. - User-oriented address allocation: You can allocate each module any address within the available IM 151/CPU address area. For information on the addressing of the IM 151/CPU on the PROFIBUS-DP, see Section 3.2. # In This Chapter | In Section | Contents | | | | | | |------------|-----------------------------------------------------|-----|--|--|--|--| | 2.1 | Slot-Oriented Addressing | 2-2 | | | | | | 2.2 | User-Defined Addressing | 2-4 | | | | | | 2.3 | Data Transfer with the DP Master | 2-5 | | | | | | 2.4 | Accessing the Intermediate Memory in the IM 151/CPU | 2-7 | | | | | # 2.1 Slot-Oriented Addressing #### **Slot-Oriented Address Allocation** In slot-oriented addressing (default addressing) each slot number in a module is allocated an address area in the IM 151/CPU. Depending on the type of the I/O module, the addresses are digital or analog (see Table 2-1). The address allocation is not fixed and can be changed, but there is a default address area. Figure 2-1 Structure of the Default Address Area # **Slot Assignment** The figure below shows an ET 200S configuration with digital electronic modules, analog electronic modules, process-related modules and the slot assignment. Figure 2-2 Slots on the ET 200S # **Address Assignment** Depending on the slot, 1 byte is reserved for digital I/Os and 16 bytes are reserved for analog I/Os in the address areas of the IM 151/CPU for each I/O module (maximum of 63). The table below indicates the default address assignment for analog and digital modules per slot. The address areas of the I/O modules are "visible" only to an IM 151/CPU in the ET 200S, not to the associated DP master. The DP master has no direct access to the I/O modules. | Reserved<br>Address Area | Slot Number | | | | | | | | | | |--------------------------------------------------|-------------|-------|-----|-----|---------------|---------------|---------------|---------------|--|-----------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | 66 | | Digital<br>modules/<br>motor starters | IM | 151/0 | CPU | - | 1 | 2 | 3 | 4 | | 62 | | Analog<br>modules,<br>process-related<br>modules | | | | - | 272 to<br>287 | 288 to<br>303 | 304 to<br>319 | 320 to<br>335 | | 1248 to<br>1263 | | Power modules | | | | 256 | 272 | 288 | 304 | 320 | | 1248 | Table 2-1 Addresses of the ET 200S I/O Modules The unassigned addresses in the range 64 to 127 are in the process image in default addressing and can be used any way you choose in the user program. If 2 bits in a byte are already occupied by a digital module, the remaining 6 bits cannot be used as you choose (e.g. the bits 1.4 to 1.7 in Figure 2-3). You can use the bytes in the address areas that are not used by modules in any way you choose in your user program. In the configuration in Figure 2-3, for example, bytes 2 and 3 can be used as you choose. # **Example of Slot-Oriented Address Assignment for I/O Modules** The figure below illustrates a sample ET 200S configuration, showing an example of the address allocation for I/O modules. The addresses for the I/O modules are predefined in default addressing. Figure 2-3 Example of Address Assignment for I/O Modules # 2.2 User-Defined Addressing #### **User-Oriented Address Allocation** User-oriented address allocation means you can select the following in units of 1 byte and independent of one another within the range 0 to 1535: - · Input addresses of modules - · Output addresses of modules The addresses 0 to 127 are in the process image. Assign the addresses in *STEP 7*. When you do this, you define the base address of the module, on which all the addresses of the module depend. Figure 2-4 Structure of the Address Area for User-Defined Addressing #### Note Bit-specific addressing is not possible in user-defined address allocation, and compression of digital channels is therefore not supported. It is not possible to compress addresses. # **Advantages** Advantages of user-defined address allocation: - Optimum utilization of the address areas available, since "address gaps" between the modules do not occur. - When creating standard software, you can specify addresses that are independent of the configuration of the ET 200S station. # 2.3 Data Transfer with the DP Master # **User Data Transfer Via an Intermediate Memory** The user data is located in an intermediate memory in the IM 151/CPU. This intermediate memory is always used when user data is transferred between the IM 151/CPU and the DP master. The intermediate memory consists of a maximum of 32 address areas. Figure 2-5 Principles of Data Transfer Between the DP Master and the ET 200S with the IM 151/CPU #### Address Areas for User Data Transfer with the DP Master The ET 200S provides the PROFIBUS-DP with a maximum of 64 bytes of input data and 64 bytes of output data. This data can be addressed in the intermediate memory of the IM 151/CPU in up to 32 address areas. An address area contains a maximum of 32 bytes. A maximum of 64 bytes is available for input and output data. The address areas start at 128 by default. The data is entered without a gap as of address 128. Table 2-2 Examples of the Maximum Configuration | | Example<br>1 | Example<br>2 | Example 3 | Example<br>4 | |-----------------------------------------------------------------------------------------|--------------|--------------|-----------|--------------| | Input address areas | 16 | 2 | 16 | 0 | | Bytes per address area | 4 | 32 | 4 | 0 | | Output address areas | 16 | 2 | 16 | 32 | | Bytes per address area | 4 | 32 | 2 | 2 | | Total no. of address areas Total no. of bytes for inputs Total no. of bytes for outputs | 32 | 4 | <b>32</b> | <b>32</b> | | | 64 | 64 | <b>64</b> | 0 | | | 64 | 64 | 32 | <b>64</b> | # **Data consistency** You define data consistency as byte, word, or overall consistency per address area. Consistency can amount to up to 32 bytes/16 words per address area. # DP Diagnostic Address in STEP 7 When the ET 200S is configured with *STEP 7*, a diagnostic address is set. The ET 200S receives information on the status of the DP master or on a bus interruption by means of this diagnostic address (see Section 4.5). In DP slave operation the default diagnostic address is 1534. # 2.4 Accessing the Intermediate Memory in the IM 151/CPU # Access in the User Program The following table tells you how to access the intermediate memory in the ET 200S from the user program: Table 2-3 Accessing the Address Areas | Access Dependent on Data<br>Consistency | The Following Applies | |--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-, 2- or 4-byte data consistency with load/transfer instructions | All areas parameterized with "unity" consistency can be accessed. You can address a maximum of 64 bytes of input data using load instructions and a maximum of 64 bytes of output data using transfer instructions (L PIB/PIW/PID; T PQB/PQW/PQD; see also Appendix B). | | | The data consistency for word addressing is 2 bytes; for double-word addressing it is 4 bytes. | | | Access is also possible via the process image. | | 1- to 32-byte data consistency on<br>the PROFIBUS-DP with SFC 14<br>and SFC 15 | If you want to access data in the intermediate memory, you have to read the input data with SFC 14 "DPRD_DAT" and write the output data with SFC 15 "DPWR_DAT". These SFCs have data consistency of 1 to 32 bytes. | | | You can only copy the input data read with SFC 14 as a block of 1 to 32 bytes to a memory marker address area, for example, where it can be addressed with A M x.y. You can also write only one block of 1 to 32 bytes as output data with SFC 15 (see also the <i>System and Standard Functions</i> ) Reference Manual. | | | If you access areas with "whole length" consistency, the length in the SFC must correspond to the length of the parameterized area. | # Access to Free Areas in the Process Image If you access available but unconfigured process image areas, no process image errors will be generated. You can therefore use inputs and outputs in the process image to which no I/O modules are allocated as markers. #### **Rules for Address Allocation** You must comply with the following rules when allocating addresses for the ET 200S with the IM 151/CPU: - · Assignment of the address areas: - Input data for the ET 200S is always output data for the DP master - Output data for the ET 200S is always input data for the DP master - You access the data in the user program using load/transfer instructions or SFCs 14 and 15. - The length, unit and consistency of the associated address areas for the DP master and the DP slave must be identical. - Addresses for the master and the slave can be different in the logically identical intermediate memory (mutually independent logical I/O address areas in the master and the slave CPU) When the IM 151/CPU is configured with *STEP 7* for operation in the S5 or in non-Siemens systems, it is clear that only the logical addresses within the slave CPU are allocated. The addresses are then assigned in the master system using the specific configuration tool of the master system. # Addressing Interface in STEP 7 The following table illustrates the principles of address allocation. You will also find this table in the *STEP 7* interface. You must set the mode "MS" (for master slave) or "DX" (direct connection) in *STEP 7* (see Section 3.5). Table 2-4 Addressing Interface in STEP 7 V5.1 (Extract) | | Mode | Master | | PROFIBUS-DP Partner | | Parameters | | | |---|------------------------|---------------------------------|---------|------------------------------------|---------|--------------------------------------------------------------------------------------|------|--------------| | | | I/O | Address | I/O | Address | Length | Unit | Consistency | | 1 | MS | Q | 200 | I | 128 | 4 | Byte | Unit | | 2 | MS | Q | 300 | ļ | 132 | 8 | Byte | Total length | | 3 | MS | I | 700 | Q | 128 | 4 | Word | Unit | | 4 | MS | Į | 50 | Q | 136 | 4 | Byte | Unit | | | MS:<br>Master<br>slave | Address areas in the IM 151/CPU | | Address areas in the DP master CPU | | These address area parameters must be identical for the DP master and the IM 151/CPU | | | # **Default Setting for Address Areas** If, when configuring the ET 200S, you do not parameterize any address areas for data transfer with the DP master, the ET 200S starts up on the PROFIBUS-DP with a default setting. The default setting is: - 16 words of input data; unit consistency (i.e. word) - 16 words of output data; unit consistency (i.e. word) If the IM 151/CPU is configured for stand-alone operation ("no DP" operating mode), there is no default setting for the address areas because an intermediate memory is not configured in stand-alone operation. # Sample Program Below you will see a sample program for data interchange between the DP master and the DP slave. You can find the addresses in Table 2-4. SFCs 14 and 15 are called by specifying the logical address in hexadecimal format. | | In the IM 151/CPU | | | | | | | |------------------|-------------------|-------------|--------------------------------------------------|--|--|--|--| | Data | preproce | essing in t | he DP slave: | | | | | | L | 2 | | Load actual value 2 and | | | | | | т | MB | 6 | transfer to memory byte 6. | | | | | | L | IB | 0 | Load input byte 0 and | | | | | | T | MB | 7 | transfer to memory byte 7. | | | | | | Forw | ard data | to DP mast | er | | | | | | L | MW | 6 | Load memory word 6 and | | | | | | T | PQW | 136 | transfer to peripheral output word 136 | | | | | | | | | In the DP Master CPU | | | | | | Post | process 1 | received da | ta in the DP master: | | | | | | L | PIB | 50 | Load peripheral input byte 50 and | | | | | | т | MB | 60 | transfer to memory byte 60. | | | | | | L | PIB | 51 | Load peripheral input byte 51 and | | | | | | L | B#16# | 3 | load byte 3; | | | | | | + | I | | add the values as integer data type and | | | | | | T | MB | 61 | transfer the result to memory byte 61. | | | | | | Data | preproce | essing in t | he DP master: | | | | | | L | 10 | | Load actual value 10 and | | | | | | + | 3 | | add 3, | | | | | | T | MB | 67 | transfer the result to memory byte 67. | | | | | | Send | the data | a (memory b | ytes 60 to 67) to the DP slave: | | | | | | CALL | SFC | 15 | Call system function 15: | | | | | | LADDR:= W#16#12C | | | Write the data to the output address area as of | | | | | | REC | ORD:= P#1 | 460.0 Byte8 | address 300 (12C hexadecimal) with a length of 8 | | | | | | RET | _VAL:=MW | 22 | bytes as of memory byte 60. | | | | | | | | | In the IM 151/CPU | | | | | | Rece | ive data | from the D | P master (stored in MB 30 to 37): | | | | | | CALL | SFC | 14 | Call system function 14: | | | | | | LAD | DR:= W#16 | 5#84 | Write the data from the input address area as of | | | | | | RET | VAL:=MW | 20 | address 132 (84 hexadecimal) with a length of 8 | | | | | | REC | ORD:=P#M3 | 30.0 Byte8 | bytes to memory byte 30. | | | | | | Post | process 1 | received da | ta: | | | | | | L | MB | 30 | Load memory byte 30 and | | | | | | L | MB | 37 | load memory byte 37; | | | | | | + | I | | add the values as integer data type and | | | | | | T | _<br>MW | 100 | transfer the result to memory byte 100. | | | | | | - | | | | | | | | #### **User Data Transfer in STOP Mode** The user data in the intermediate memory is processed differently depending on whether the DP master or the DP slave (IM 151/CPU) goes into STOP mode. - If the IM 151/CPU goes into STOP: The data in the intermediate memory (outputs only from the slave's viewpoint) of the IM 151/CPU are overwritten with "0"; i.e. the DP master or a recipient in direct communication reads "0". - If the DP master goes into STOP: The current data in the intermediate memory of the IM 151/CPU (inputs in the slave, outputs in the master) are retained and can be read out in the user program of the IM 151/CPU. ET 200S in the PROFIBUS Network 3 #### Introduction You can integrate the ET 200S with the IM 151/CPU as a node in a PROFIBUS network. This chapter contains a description of a typical network configuration with the ET 200S and the IM 151/CPU. It also tells you which functions can be executed via the programming device or OP on the ET 200S and which options are available for direct connection. # **Chapter Overview** | In Section | Contents | | | | |------------|-----------------------------------------|------|--|--| | 3.1 | ET 200S in the PROFIBUS Network | 3-2 | | | | 3.2 | Setting the PROFIBUS Address | 3-5 | | | | 3.3 | Network Components | 3-7 | | | | 3.4 | Functions via the Programming Device/OP | 3-9 | | | | 3.5 | Direct Communication | 3-10 | | | #### **More Information** You will find more information on the structure of networks in the manual for the DP master. # Connecting Fiber-Optic Cables to the IM 151/CPU FO You can find information on connecting fiber-optic cables to the IM 151/CPU FO in the *ET 200S Distributed I/O Device* manual in the chapter entitled *Wiring and Fitting*. The information it contains for the IM 151 FO also applies to the IM 151/CPU FO. # 3.1 ET 200S in the PROFIBUS Network #### Structure of a PROFIBUS Network The figure below illustrates the basic structure of a PROFIBUS network with one DP master and several DP slaves. Figure 3-1 Example of a PROFIBUS Network # Hardware Prerequisites in the Programming Device/OP for Accessing the ET 200S Before you can access an IM 151/CPU from a programming device/operator panel, the programming device/operator panel must fulfill the following requirements: - · it must have an integrated PROFIBUS-DP interface or DP card; or - it must have an integrated MPI interface or MPI card. #### Access to the ET 200S The IM 151/CPU is a passive bus node. The programs and configuration of the IM 151/CPU can be transferred to the IM151/CPU by choosing "Load PLC" from the programming device in SIMATIC Manager. All the other diagnostic and test functions are also possible with the programming device. If the programming device is currently the only active bus node, this must be set beforehand in SIMATIC Manager by choosing the "Setting the PG/PC Interface" menu command (see Section 3.4). However, you can still install OPs/OSs (operator panels/operator stations) as fixed components of the PROFIBUS network for operating and monitoring functions. You cannot access an ET 200S from more than five devices in parallel: - 1 connection is reserved for the programming device. - 1 connection is reserved for an operator panel or an operator station. - 3 connections are available as desired for programming devices, operator panels/operator stations and CPUs We recommend that you allocate a PROFIBUS address to the programming device/operator panel in the same way as for other network nodes (see Figure 3-1). # Maximum Data Transfer Rate with a Programming Device Connecting Cable You can obtain a maximum data transfer rate of 1.5 Mbps using the programming device connecting cable. # Examples for the Connection of the Programming Device/OP on the ET 200S The programming device/OP is connected to the PROFIBUS-DP interface of the DP master, but can be connected just as well to any other station in the DP network, including the ET 200S. Figure 3-2 The PG/OP Accesses the ET 200S via the DP Interface in the DP Master The programming device is connected to the ET 200S on a stand-alone basis for commissioning (you don't add the ET 200S to the PROFIBUS network until later). **Note:** A special setting must be made in *STEP 7* for the stand-alone operation of the ET 200S with the IM 151/CPU if there is no active PROFIBUS node on the bus except the programming device (see Section 3.4). Figure 3-3 The Programming Device Accesses the ET 200S on a Stand-Alone Basis The programming device can also be a direct DP node, although a spur line (e.g. programming device connecting cable) is not permissible with a transmission rate of 12 Mbps. # 3.2 Setting the PROFIBUS Address #### **Features** Use the PROFIBUS address to specify the address at which the IM 151/CPU is contacted on the PROFIBUS-DP. # **Prerequisites** - The PROFIBUS-DP address for the IM 151/CPU is set via a DIP switch. The DIP switches are on the front of the module. - Permissible PROFIBUS-DP addresses are 1 to 125. If you set an invalid address, the IM 151/CPU will not start up. It can then be reached on the PROFIBUS bus system at address 126. - Each address can be allocated only once on the PROFIBUS-DP. - The PROFIBUS address configured in STEP 7 must be identical to the DIP switch setting. If the setting does not match, the IM 151/CPU will not start up. It can then be - reached on the PROFIBUS bus system at the address set on the DIP switch. - At startup without STEP 7 configuration, only the setting on the DIP switch is relevant. # **Setting the PROFIBUS Address** The DIP switch has 2 functions: • Switches 1-7: These are used to set the PROFIBUS addresses 1-125. Switch 8 If the IM 151/CPU is not configured, you can use this switch to toggle between stand-alone and DP slave operation in the case of a default startup. ON: stand-alone operation. OFF: DP slave operation Figure 3-4 Setting the PROFIBUS Address # Changing the PROFIBUS-DP You change the PROFIBUS-DP address in exactly the same way you set it. Any changes made to the PROFIBUS-DP address are valid for the ET 200S after the interface module is powered up. The PROFIBUS address configured in STEP 7 must remain identical to the DIP switch setting. To ensure the validity of the changed address, the existing configuration in STEP 7 must be altered accordingly. # 3.3 Network Components To connect the ET 200S to the PROFIBUS-DP network, you need the following network components: Table 3-1 Network Components | Purpose | Network Components | Order Numbers | |-------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | To set up the network | Cables (e.g. 2-core,<br>shielded or 5-core,<br>unprepared) | 6XV1 830-0AH10<br>(2-core)<br>6XV1 830-0BH10<br>(2-core with PE sheath) | | | | 6XV1 830-3CH10<br>(2-core, for festoon<br>attachment) | | | | 6XV1 830-3BH10<br>(drum cable) | | | | 6XV1 830-3AH10<br>(direct-buried cable) | | | | 6ES7 194-1LY00-0AA0-Z<br>(5-core with PVC sheath) | | | | 6ES7 194-1LY10-0AA0-Z<br>(5-core; oil-resistant, can be<br>dragged, conditionally<br>resistant to welding; with PUR<br>sheath) | | To connect the programming device and the ET 200S on the | Bus connector without a programming device socket (up to 12 Mbps) | 6ES7 972-0BA10-0XA0<br>(with a straight outgoing cable<br>unit) | | PROFIBUS-DP network | | 6ES7 972-0BA40-0XA0<br>(with a slanted outgoing cable<br>unit) | | To make a dual connection – for the programming device and the DP master | Bus connector with a programming device socket (up to 12 Mbps) | 6ES7 972-0BB10-0XA0<br>(with a straight outgoing cable<br>unit) | | on the PROFIBUS-DP<br>network, for example – via a<br>DP interface (see<br>Figure 3-5) | | 6ES7 972-0BB40-0XA0<br>(with a slanted outgoing cable<br>unit) | | To connect the programming device to the bus connector with the programming device socket | Programming device connecting cable (up to 1.5 Mbps) | 6ES7 901-4BD00-0XA0 | # **Example of the Use of Network Components** The figure below shows the example from Figure 3-2 with the use of the network components. Connecting the bus cable to the bus connector is described in the Product Information document for the bus connector. Figure 3-5 Connecting the DP Network # Connecting the IM 151/CPU FO You can find information on the connection and wiring of fiber-optic cables in the chapter on wiring and fitting in the *ET 200S Distributed I/O Device manual*. # 3.4 Functions via the Programming Device/OP You can use the programming device to: - Configure the IM 151/CPU with ET 200S modules and put them into operation on the PROFIBUS-DP - Program the CPU part of the IM 151/CPU - Execute test functions such as "Monitor/Modify Variables" and "Program Status" - Display the module status (i.e. for the CPU part, for example, you can display the utilization of the load and working memory, stack contents and diagnostic buffer contents) You can use the OP to: · Operate and monitor You will find a detailed description of the functions in the *STEP 7* online help system. # Running the ET 200S on a Stand-Alone Basis with the Programming Device – Required Settings in *STEP 7* If you connect an ET 200S to a programming device on a stand-alone basis, you must specify a setting for the programming device interface in *STEP 7* for the execution of online functions on the IM 151/CPU (e.g. downloading a configuration or user program to the IM 151/CPU, or reading out information from the IM 151/CPU online). Proceed as follows: - In STEP 7, choose the "Setting the PG/PC Interface" tool (Start > STEP 7 > Setting the PG/PC Interface). - 2. Set the interface of your programming device to PROFIBUS. - 3. Call the properties of the PROFIBUS network. - 4. Set the properties so that the programming device/PC is the only active master on the bus. **Note:** When you operate the ET 200S on a stand-alone basis and the programming device/PC is not set as the only master, an online connection to the IM 151/CPU is not possible. If you subsequently configure a DP master for the network and want to go online, you should cancel these settings; additional security functions are thus activated against bus faults. ## 3.5 Direct Communication You can configure the IM 151/CPU as an intelligent slave with *STEP 7* V 5.1 for direct communication. Direct communication is a special communication relationship between PROFIBUS-DP nodes. ## **Principle** Direct communication is characterized by the fact that the PROFIBUS-DP nodes "listen in" to find out which data a DP slave is sending back to its DP master. Using this function, the eavesdropper (recipient) can directly access changes to the input data of remote DP slaves. During configuration in *STEP 7*, you set via the relevant I/O input addresses the address area of the recipient at which the required data of the sender is to be read. #### **Example** Figure 3-6 gives you an example of the relationships you can configure in direct communication in *STEP 7* V 5.1 with an IM 151/CPU. Other DP slaves can only be senders here. Figure 3-6 Direct Communication with the IM 151/CPU # **Functionality in Direct Communication** The IM 151/CPU offers the following functionality in direct communication: · Passive sender: When requested by the DP master, the IM 151/CPU, as the DP slave, sends the process outputs configured for direct communication as a broadcast frame to all bus nodes. Other recipients filter the relevant data from this broadcast frame. Recipient: Filtering of the data (1 to 32 bytes) from the broadcast frame from a maximum of 8 senders configured by means of *STEP 7* as relevant for direct communication. One pick-up is possible per sender. #### Note The system load increases with the number of configured recipients. The total system load is specified as a multiplying factor for the run times of the individual statements. #### **Diagnostics in Direct Communication** Only the results of connection monitoring can be used in the diagnostics of the DP slaves configured for direct communication, because diagnostic messages of the DP slaves that have been listened in on are only reported to the DP master. The asynchronous OB 86 is called in the event of station failure and reintegration. If data is accessed during a station failure of the sender, an I/O access error is detected and OB 122 is called. Only the identifiers "module plugged" and "module available" are relevant for the module status data. **Commissioning and Diagnostics** 4 # Configuring the IM 151/CPU with STEP 7 This chapter outlines how to configure an ET 200S for the IM 151/CPU with STEP 7. # Resetting the Memory of the IM 151/CPU Under certain circumstances you have to reset the memory of the CPU component of the IM 151/CPU. This chapter describes these circumstances and the procedure for resetting the memory of the CPU component. ## **Diagnostic Options** The ET 200S distributed I/O system is designed to make handling and commissioning as simple as possible. If a fault or an error should occur in spite of this, you can analyze it using the LEDs, the slave diagnosis and the diagnostic options in *STEP 7*. #### **Interrupt Evaluation** To help you evaluate the **interrupts** of the ET 200S, we will examine the difference between these and the interrupts of the S7/M7 DP master and other DP masters. ## **Chapter Overview** | In<br>Section | Contents | Page | |---------------|----------------------------------------------------|------| | 4.1 | Configuring the IM 151/CPU | 4-2 | | 4.2 | Resetting the Memory of the IM 151/CPU | 4-4 | | 4.3 | Commissioning and Startup of the ET 200S | 4-7 | | 4.4 | Diagnostics Using LEDs | 4-9 | | 4.5 | Diagnostics via the Diagnostic Address with STEP 7 | 4-11 | | 4.6 | Slave Diagnosis | 4-14 | | 4.7 | System Status List (SSL) | 4-24 | # 4.1 Configuring the IM 151/CPU Configure the IM 151/CPU interface module as a DP slave or as a stand-alone module. The IM 151/CPU is presented to the user in *STEP7* as an S7-300 module that is always created together with a rack in an S7-300 station. Similarly, the module can only be deleted with the rack! Expansion racks cannot be configured in an S7-300 station that contains an IM151/CPU. The IM 151/CPU is positioned at slot 2 and receives a DP submodule. This configuration applies both to the variant with RS 485 and the variant with a fiber-optic cable connection. The first plug-in modules can be configured as of slot 4. The following configuration options are available: Table 4-1 Configuration Options | Configuration<br>Environment | Configuration Tool | Configurable Operating Mode | |------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------| | SIMATIC S7 | STEP 7<br>(HWCONFIG)<br>as of V5.1 | <ul><li>Stand-alone</li><li>IM 151/CPU as S7 slave</li></ul> | | SIMATIC S5 | COM PROFIBUS | Fully configured and programmed IM 151/CPU, integrated as a standard intelligent slave in COM PROFIBUS | | Non-Siemens<br>systems | Non-Siemens tool | Fully configured and programmed IM 151/CPU, integrated as a standard intelligent slave in a non-Siemens tool | ## **Prerequisite** You must have *STEP 7* (as of V 5.1) open and be working in *STEP 7* SIMATIC Manager. #### **Procedure** #### Proceed as follows: - 1. Configure the ET 200S (with the IM 151/CPU) as an S7-300 station. - Create a new station of the type S7-300 (Insert → Station) menu command). - Change to the hardware configuration window for this station. - In the "Hardware Catalog" window, select the PROFIBUS-DP/ET 200S/IM 151/CPU folder. - Drag and drop the "IM 151/CPU" object in the empty station window. - Configure the ET 200S with the required I/O modules. - Save the station (i.e. the ET 200S). - 2. Configure a DP master (e.g. CPU with integrated PROFIBUS-DP interface or CP 342-5 with PROFIBUS-DP interface as of 6GK7 342-5DA01-0XE0, version 2) in another station in the same project. - Drag the ET 200S (with the IM 151/CPU) from the "Hardware Catalog" window (from the configured stations) container and drop it on the icon for the DP master system. - 4. Double-click the intelligent DP slave icon, and select the "Interconnecting" tab. Specify on this tab which station is to represent the intelligent DP slave. - 5. Select the intelligent DP slave, and click the "Interconnect" button. - 6. Select the (slave) configuration tab, and assign the master and slave addresses. - 7. Click "OK" to accept the settings. - 8. The two stations must then be reloaded to start master-slave communication. # Configuration in a Non-Siemens System Using the DDB file you can also integrate the IM 151/CPU in non-Siemens systems as a DP standard slave. In this case the diagnostic frame consists of the following: - Station Status - Master PROFIBUS Address - Manufacturer ID - Module Diagnostics - Module Status # 4.2 Resetting the Memory of the IM 151/CPU # When Do You Reset the Memory of the IM 151/CPU? You must reset the memory of the IM 151/CPU if an entire new user program is to be transferred to the CPU or if the STOP indicator is flashing at 1-second intervals. The following are possible reasons for the MRES request: - The ET 200S is starting up for the first time. - The backup memory is inconsistent. - The user memory is inconsistent. - The memory module has been replaced. # How Do you Reset the Memory? There are two ways of resetting the IM 151/CPU: Table 4-2 Ways to Reset the Memory | Resetting the Memory with the Mode Selector | Resetting the Memory with the<br>Programming Device | |---------------------------------------------|------------------------------------------------------------------------------------------------------| | Described in this chapter. | Only possible during CPU STOP (see the programming device manuals and the STEP 7 online help system) | # Resetting the Memory of the IM 151/CPU with the Mode Selector To reset the memory of the IM 151/CPU using the mode selector, proceed as follows (see also Figure 4-1): - 1. Switch the mode selector to the STOP position. - 2. Depress the mode selector in the MRES position. Leave it in this position until the STOP LED comes on for the second time (corresponds to 3 seconds), and then let it snap back to the STOP position again. - Within 3 seconds, you must press the mode selector back to the MRES position and hold it in this position until the STOP LED flashes (at 2 Hz). When the IM 151/CPU has completed the memory reset, the STOP LED stops flashing and remains on. The IM 151/CPU has reset the memory. Figure 4-1 How to Use the Mode Selector to Reset the Memory ## Is the STOP LED Not Flashing at Memory Resetting? Does the STOP LED not flash during memory reset or do other indicators come on? You must repeat steps 2 and 3. If the IM 151/CPU still doesn't execute a memory reset, you have to read out the diagnostic buffer of the CPU component with the programming device (see the *STEP 7 user manual*). # What Happens in the CPU Component of the IM 151/CPU? Table 4-3 Internal CPU Events at Memory Resetting | Event | Response of the CPU in the IM 151/CPU | |---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sequence of operations in the CPU component of the IM 151/CPU | The CPU deletes the entire user program in working memory and the load memory. | | | 2. The CPU deletes the backup memory (retentive data). | | | 3. The CPU tests its own hardware. | | | <ol> <li>If you have inserted a memory module (micro memory card =<br/>MMC), the CPU copies the relevant contents of the module to<br/>the working memory.</li> </ol> | | Memory contents after reset | The user program from the memory module is transferred to the working memory again. | | What's left? | The contents of the diagnostic buffer and the runtime meter. | # Note If the CPU cannot copy the contents of the memory module and requests a memory reset: - Remove the memory module. - Reset the CPU memory. - Read out the diagnostic buffer. You can read out the diagnostic buffer with the programming device (see the STEP 7 online help system). # 4.3 Commissioning and Startup of the ET 200S # Commissioning the ET 200S Commission the ET 200S distributed I/O system as follows: - 1. Install the ET 200S distributed I/O system (see the ET 200S Distributed I/O System manual). - 2. Set the PROFIBUS address on the IM 151/CPU if you don't require stand-alone operation - (see the ET 200S Distributed I/O System manual). - 3. Wire the ET 200S distributed I/O system (see the ET 200S Distributed I/O System manual). - 4. During configuration as a DP slave, specify in the configuration software the address areas in the IM 151/CPU via which data exchange with the DP master is to take place (or use the ET 200S default setting; see Section 2.4). - 5. Switch on the sensor supply voltage for the ET 200S. - 6. If necessary, switch on the load voltage and the supply voltage for the motor starters. - 7. If necessary, switch the CPU component of the IM 151/CPU to STOP mode. - 8. Download the configuration for the IM 151/CPU to the ET 200S. - 9. Switch the IM 151/CPU to RUN mode. #### **Backing Up the User Program** When the ET 200S is commissioned, the user program is still not secure against a power failure, because it is only in the RAM load memory. To store the user program in a powerfail-proof location, you have the following options: - Copy RAM-to-ROM: Insert an empty memory module before the program is downloaded, and acknowledge the memory reset request this causes. RAM to ROM copying is initiated via the programming device. - Download the user program: The program is downloaded from the programming device to the memory module inserted in the CPU by means of the "Load User Program" function. - Transfer by means of the memory module: The user program is transferred to the memory module on the programming device. The memory module is then inserted in the CPU and the memory reset request acknowledged. See Section 5.4, "Memory Module". # Tip: Program OB 82 and 86 During Commissioning Always program OB 82 and 86 when carrying out commissioning as a DP slave with *STEP 7* in the DP master and the DP slave. This allows you to detect and evaluate operating modes or interruptions in user data transfer (see Tables 4-5 and 4-6). #### Note Without configuration, a default startup is possible if the power modules are switched on and all the modules are inserted. # 4.4 Diagnostics Using LEDs #### **LEDs** The RUN, STOP, ON, BF, SF and FRCE LEDs display important information on the states of the IM 151/CPU to the user. The IM 151/CPU has the following 6 LEDs: - "SF" LED (System Fault) for indicating the presence of a fault in the ET 200S - "BF" LED (Bus Fault) for indicating faults on the PROFIBUS-DP - "ON" LED for indicating that the ET 200S is connected to a power supply - "FRCE" LED comes on if a force request is active. - "RUN" LED for indicating that the CPU component of the IM 151/CPU is in RUN mode - "STOP" LED for indicating that the CPU component of the IM 151/CPU is in STOP mode The meaning of the LEDs for CPU functionality is described in detail in Section 5.2. #### "ON" LED Is Off If the "ON" LED is off, either no supply voltage or insufficient supply voltage is being applied to the electronic components/sensors of the ET 200S. The cause is likely to be a defective fuse or inadequate or nonexistent system voltage. # Diagnosis of DP Functionality Using the "BF" and "SF" LEDs If the "BF" and "SF" LEDs light up or flash, the ET 200S is not configured correctly. The table below shows you the possible error indications together with their meanings and the necessary action. The table below shows the LED states for DP slave operation. DP functionality is irrelevant in stand-alone operation, and a BF LED is not activated (there is no LED for transmission rate detection). Table 4-4 LEDs for PROFIBUS-DP | "BF"<br>LED | "SF"<br>LED | Description | Cause | Error handling | |-------------|-------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | On | On | No connection to the DP master | <ul> <li>Bus connection interrupted</li> <li>Master does not exist or is switched off</li> <li>SF is on due to station failure</li> </ul> | <ul> <li>Check that the connector for the PROFIBUS-DP is inserted correctly.</li> <li>Check whether the bus cable to the DP master is defective.</li> </ul> | | LED flashes | On | Parameter assignment error; there is no data exchange | <ul> <li>Slave not configured or incorrectly configured</li> <li>Incorrect but permissible station address set</li> <li>Configured address areas of the actual configuration not identical to the target configuration</li> <li>Station failure of a configured sender in direct data communication</li> <li>DP master does not exist/is switched off, but a connection to the</li> </ul> | <ul> <li>Check the hardware of the ET 200S.</li> <li>Check the configuration and parameterization of the ET 200S.</li> <li>Check the setting for the configured address areas for the master and slave.</li> </ul> | | * | On | Slave error: impermissible station address | programming device/OP exists Impermissible station address set (0, 126,127,) Set station address differs from the configured address | Set the PROFIBUS address in the correct range using the DIL switch block in the basic module. | | LED<br>off | On | Slave error: diagnostic interrupt | Master in STOP | Switch the DP master to RUN mode. | | LED<br>off | LED<br>off | Data exchange taking place | The target configuration and actual configuration of the ET 200S match. | | <sup>\*</sup> The status is not relevant. # 4.5 Diagnostics via Diagnostic Address with STEP 7 Malfunctions that occur in the ET 200S are indicated by the "SF" LED, and the cause is entered in the diagnostic buffer of the IM 151/CPU. Either the CPU component of the IM 151/CPU goes into STOP mode, or you can respond to errors by means of error or interrupt OBs in the user program. To enable a response to be made, it must be possible to identify whatever caused the problem by means of a diagnostic address. # **Diagnostic Addresses** If you run the ET 200S with a DP master from the SIMATIC S7 range on the PROFIBUS-DP, diagnostic addresses are assigned in *STEP 7* as follows: Figure 4-2 Diagnostic Addresses for the DP Master and ET 200S # **Event Identification** The following table indicates how the DP master or the IM 151/CPU of the ET 200S identifies changes in operating mode and interruptions in user data transfer. Table 4-5 Responses to Operating Mode Changes and Interruptions in User Data Transfer in the DP Master and the ET 200S with the IM 151/CPU | Frank | What Happens | | | |--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Event | In the DP Master | In the IM 151/CPU | | | Bus interruption<br>(short-circuit,<br>connector<br>removed) | OB 86 is called with the message Station failure (incoming event; diagnostic address of the IM 151/CPU) During I/O access to the transfer area: OB 122 is called (I/O access error) | OB 86 is called with the message<br>Station failure (incoming event; diagnostic address of the IM 151/CPU) During I/O access to the transfer area: OB 122 is called (I/O access error) | | | ET 200S:<br>RUN → STOP | OB 82 is called with the message<br>Faulty module<br>(incoming event; diagnostic address of the<br>IM 151/CPU; variable OB82_MDL_STOP=1) | _ | | | ET 200S:<br>STOP → RUN | OB 82 is called with the message<br>Module ok<br>(outgoing event; diagnostic address of the<br>IM 151/CPU; variable OB82_MDL_STOP=0) | _ | | | DP master:<br>RUN → STOP | _ | OB 82 is called with the message<br>Faulty module<br>(incoming event;<br>diagnostic address of the<br>IM 151/CPU;<br>variable OB82_MDL_STOP=1) | | | DP master:<br>STOP → RUN | _ | OB 82 is called with the message Module ok (outgoing event; diagnostic address of the IM 151/CPU; variable OB82_MDL_STOP=0) | | # **Evaluation in the User Program** The table below shows you how to evaluate RUN/STOP transitions in the DP master (SIMATIC S7) or ET 200S, for example. Table 4-6 Evaluation of RUN/STOP Transitions in the DP Master/ET 200S | In the DP Master | In the ET 200S (IM 151/CPU) | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Diagnostic addresses: (example) Master diagnostic address=1023 Slave diagnostic address in the master system=1022 | Diagnostic addresses: (example) Slave diagnostic address=1534 Master diagnostic address=not relevant | | The CPU calls OB 82 with the following information: OB 82_MDL_ADDR:=1022 OB82_EV_CLASS:=B#16#39 (incoming event) OB82_MDL_DEFECT:=Module fault Tip: This information is available in the diagnostic buffer of the CPU In the user program, you should also program SFC 13 ("DPNRM_DG") to read out the slave diagnosis. | CPU in IM 151/CPU: RUN → STOP The CPU generates a diagnostic frame (slave diagnosis; see the ET 200S Distributed I/O System manual). | | CPU: RUN → STOP | The CPU component in the IM 151/CPU calls OB 82 with information including the following: OB 82_MDL_ADDR:=1534 OB82_EV_CLASS:=B#16#39 (incoming event) OB82_MDL_DEFECT:=Module fault Tip: This information is also contained in the diagnostic buffer of the CPU component | # 4.6 Slave Diagnosis # Interrupts with STEP 7 and an S7/M7 DP Master You can trigger a process interrupt for the DP master from the user program of the IM 151/CPU. When you call SFC 7 ("DP\_PRAL"), you activate an OB 40 in the user program of the DP master. SFC 7 allows you to forward interrupt information in a double word to the DP master; this information can then be evaluated in OB 40 in variable OB40\_POINT\_ADDR. You can program the interrupt information as desired. A detailed description of SFC 7 "DP\_PRAL" can be found in the reference manual entitled *System Software S7-300/400 - System and Standard Functions*. #### Interrupts with STEP 7 and Another DP Master If you run the IM 151/CPU with another DP master, interrupts are appear in the station diagnosis of the IM 151/CPU (see Section 4.6.6). You must continue processing the results of the diagnosis in the user program of the DP master. #### Note Note the following in order to be able to evaluate the diagnostic interrupt and process interrupt via the station diagnosis when using a different DP master: - The DP master should be able to store diagnostic messages; this means that diagnostic messages should be stored within the DP master in a ring buffer store. If the DP master cannot store the diagnostic messages, only the most recently received diagnostic message, for example, is stored. - With an IM 308-C as the DP master you cannot use process interrupts in the station diagnosis. #### Reference You can find more information on the generally applicable slave diagnosis for the ET 200S in the relevant section of the ET 200S Distributed I/O System manual. You can also find out there which blocks you can use to request the slave diagnosis. # Structure of the Slave Diagnostic Data | Byte 0<br>Byte 1<br>Byte 2 | | Station Status 1 to 3 | |----------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------| | Byte 3 | | Master PROFIBUS Address | | Byte 4<br>Byte 5 | | High byte Manufacturer ID | | Byte 6<br>to<br>Byte x | ·<br>· | Module Diagnostics (the length depends on the number of address areas configured for the intermediate memory <sup>1</sup> ) | | Byte x+1<br>to<br>Byte y | | Module Status (the length depends on the number of configured address areas) | | Byte y+1<br>to<br>Byte z | | Station Diagnostics<br>(the length depends on the type<br>of interrupt) | | | If the DP master is inco | rrectly configured, the DP slave<br>as (46 <sub>H</sub> in byte 6). | Figure 4-3 Format of the Slave Diagnostic Data # 4.6.1 Station Status 1 to 3 # **Definition** Station status 1 to 3 provides an overview of the status of a DP slave. # **Station Status 1** Table 4-7 Structure of Station Status 1 (Byte 0) | Bit | Description | Remedy | |-----|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | 0 | DP slave <b>cannot</b> be addressed by DP master. | <ul> <li>Is the correct DP address set on the DP slave?</li> <li>Is the bus connector inserted?</li> </ul> | | | | Does the DP slave have power? | | | | Is the RS 485 repeater correctly set? | | | | Execute a Reset on the DP slave. | | 1 | DP slave is not ready for data interchange. | Wait; the DP slave is still doing its run-up. | | 2 | 1: The configuration data which the DP master sent to the DP slave do not correspond with the DP slave's actual configuration. | Was the software set for the right station<br>type or the right DP slave configuration? | | 3 | Diagnostic interrupt, generated by a RUN/STOP transition on the CPU | You can read out the diagnostic data. | | | Diagnostic interrupt, generated by a<br>STOP/RUN transition on the CPU | | | 4 | Function is not supported, for instance changing the DP address at the software level. | Check the configuring data. | | 5 | 0: This bit is always "0". | _ | | 6 | 1: DP slave type does not correspond to the software configuration. | Was the software set for the right station type? (parameter assignment error) | | 7 | DP slave was parameterized by a different DP master to the one that currently has access to it. | Bit is always "1" when, for instance, you are currently accessing the DP slave via the PG or a different DP master. | | | | The DP address of the master that parameterized the slave is located in the "Master PROFIBUS address" diagnostic byte. | # **Station Status 2** Table 4-8 Structure of Station Status 2 (Byte 1) | Bit | Description | |-----|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1: DP slave must be parameterized again and reconfigured. | | 1 | A diagnostic message has arrived. The DP slave cannot continue operation until the error has been rectified (static diagnostic message). | | 2 | 1: This bit is always "1" when there is a DP slave with this DP address. | | 3 | 1: The watchdog monitor has been activated for this DP slave. | | 4 | 0: This bit is always "0". | | 5 | 0: This bit is always "0". | | 6 | 0: This bit is always "0". | | 7 | 1: DP slave is deactivated, that is to say, it has been removed from the scan cycle. | # **Station Status 3** Table 4-9 Structure of Station Status 3 (Byte 2) | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------| | 0 | | | to | 0: These bits are always "0". | | 6 | | | 7 | More diagnostic messages have arrived than the DP slave can buffer. | | | <ul> <li>The DP master cannot enter all the diagnostic messages sent by the<br/>DP slave in its diagnostic buffer.</li> </ul> | # 4.6.2 Master PROFIBUS Address #### **Definition** The DP address of the DP master is stored in the master PROFIBUS address diagnostic byte: - The master that parameterized the DP slave - The master that has read and write access to the DP slave # **Master PROFIBUS Address** Table 4-10 Structure of the Master PROFIBUS Address (Byte 3) | Bit | Description | |--------|---------------------------------------------------------------------------------------------------------| | 0 to 7 | DP address of the DP master that parameterized the DP slave and has read/write access to that DP slave. | | | FF <sub>H</sub> : DP slave was not parameterized by a DP master. | # 4.6.3 Manufacturer ID # **Definition** The manufacturer identification contains a code specifying the DP slave's type. ## **Manufacturer ID** Table 4-11 Structure of the Manufacturer Identification (Bytes 4 and 5) | Byte 4 | Byte 5 | Manufacturer Identification for | |-----------------|-----------------|---------------------------------| | 80 <sub>H</sub> | 6C <sub>H</sub> | IM 151/CPU | | 80 <sub>H</sub> | 6D <sub>H</sub> | IM 151/CPU FO | # 4.6.4 Module Diagnosis #### Definition The module diagnosis indicates for which of the configured address areas of the intermediate memory an entry has been made. The figure below shows the structure of the module diagnosis. #### Structure The figure below shows the structure of the module diagnosis. Figure 4-4 Structure of the Module Diagnosis ## 4.6.5 Module Status #### Definition The module status, as a particular form of module diagnosis, indicates the status of the configured address areas of the intermediate memory and expands on the module diagnosis. The module status starts after the module diagnosis and varies in length according to the number of configured address areas. #### Structure The module status of IM 151/CPU is structured as follows: Figure 4-5 Structure of the Module Status # 4.6.6 Structure of the Station Diagnosis The device-specific diagnosis is **only** issued in S7 slave operating mode. #### **Definition** The station diagnosis provides detailed information on a DP slave. The station diagnosis starts after the module status and contains a maximum of 20 bytes for the IM 151/CPU, depending on the slave operating mode and the parameter assignment frame. The following generally applies: If an error occurs, the corresponding bit is set to "1". #### Structure The figure below illustrates the structure and contents of the bytes for the IM 151/CPU. Figure 4-6 Structure of the Station Diagnosis (1) # **Additional Interrupt Information and Diagnostic Data** The meaning of the bytes as of byte (y+5) depends on byte (y+2): Table 4-12 Additional Interrupt Information and Diagnostic Data | Byte (y+2) Contains the Code for | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Diagnostic Interrupt (01 <sub>H</sub> ) | Process Interrupt (02 <sub>H</sub> ) | | | The diagnostic data contains the 16 bytes of status information of the CPU component of the IM 151/CPU. Figure 4-7 shows the contents of the first four bytes of the diagnostic data. The next 12 bytes are always 0. | For the process interrupt, you can program four bytes of interrupt information. You transfer these 4 bytes to the DP master in <i>STEP 7</i> using SFC 7 ("DP_PRAL") (see Section 4.5). | | # **Diagnostic Data** The figure below shows the structure and contents of the bytes for the diagnostic interrupt. Bytes (y+8) to (y+20) are set to "0". Figure 4-7 Structure of the Station Diagnosis (2) # 4.7 System Status List (SSL) # **Possible System Status Sublists** The following table lists all the possible sublists with the associated sublist extracts and the SSL IDs. Details on how to read out the SSL using, for example, SFC 51, and more information on the contents can be found in the following: - In the System Software for S7-300/400 reference manual, in the chapter entitled System and Standard Functions, System Status List SSL - In the STEP 7 online help system, context-sensitive help on the SFBs/SFCs. Table 4-13 SSL Sublists of the IM 151/CPU | Sublist | SSL ID<br>Sublist | Sublist Extract | SSL ID<br>Extract | |----------------------------|-------------------|-------------------------------------------|-------------------| | Module identification | W#16#xy11 | CPU identification | W#16#0111 | | CPU features | W#16#xy12 | All features | W#16#0012 | | | | Features of a group | W#16#0112 | | | | SSL sublist header information only | W#16#0F12 | | User memory areas | W#16#xy13 | Records of all user memory areas | W#16#0013 | | System areas | W#16#xy14 | Records of all system areas | W#16#0014 | | Block types | W#16#xy15 | Records of all block types | W#16#0015 | | | | Records of all OBs | W#16#0115 | | Status of the module LEDs | W#16#xy19 | Status of all LEDs | W#16#0019 | | | | SSL sublist header information only | W#16#0F19 | | Interrupt status | W#16#xy22 | Record for the specified interrupt | W#16#0222 | | Communication: status data | W#16#xy32 | Status data for a communication component | W#16#0132 | | | | Status data for a communication component | W#16#0232 | | Status of the module LEDs | W#16#xy74 | Status of all LEDs | W#16#0074 | | | | Status of an LED | W#16#0174 | | | | SSL sublist header information only | W#16#0F74 | Table 4-13 SSL Sublists of the IM 151/CPU | Sublist | SSL ID<br>Sublist | Sublist Extract | SSL ID<br>Extract | |--------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------|-------------------| | Module status information | W#16#xy91 | Module status information of all inserted modules | W#16#0A91 | | | | Module status information of a module in a central configuration or at a integrated DP interface modules | W#16#0C91 | | | | Module status information of all modules in the specified mounting rack/DP station | W#16#0D91 | | Mounting rack/station status information | W#16#xy92 | Preset status in the central configuration of the master system | W#16#0092 | | | | Actual status in the central configuration of the master system | W#16#0292 | | | | OK status of the expansion units of the master system | W#16#0692 | | | | SSL sublist header information only | W#16#0F92 | | Diagnostic buffer | W#16#xyA0 | All the entries that can be delivered in the operating mode | W#16#00A0 | | | | The most recent entries | W#16#01A0 | | Module diagnostic information (DS 0) | W#16#00B1 | _ | - | | Module diagnostic information (DS 1), physical address | W#16#00B2 | - | - | | Module diagnostic information (DS 1), logical address | W#16#00B3 | - | - | **Functions of the IM 151/CPU** 5 # In This Chapter In this chapter you will find: - Important features of the IM 151/CPU for the PROFIBUS-DP - A list of the CPU functions of the IM 151/CPU that you can call with STEP 7, such as the integrated clock, blocks for the user program and parameters that can be set # **Chapter Overview** | In<br>Section | Contents | Page | |---------------|--------------------------------------------------------------------------------|------| | 5.1 | Data for the PROFIBUS-DP | 5-2 | | 5.2 | The Mode Selector and LEDs | 5-4 | | 5.3 | Force | 5-6 | | 5.4 | Memory Module | 5-8 | | 5.5 | Clock | 5-12 | | 5.6 | Blocks | 5-13 | | 5.7 | Parameters | 5-16 | | 5.8 | Parameterization of the Reference Junction for the Connection of Thermocouples | 5-18 | | 5.8 | Removal and Insertion of Modules During Operation | 5-20 | | 5.10 | Switching Power Modules Off and On During Operation | 5-22 | # 5.1 Data for the PROFIBUS-DP # **DDB (Device Database) File** A DDB file contains all the slave-specific properties. The structure of the DDB file is defined in IEC 61158/EN 50170, Volume 2, PROFIBUS. You only need the DDB file if: - You are using the ET 200S with a DP master from the SIMATIC S5 range (configuration with COM PROFIBUS). - You are using the ET 200S with a non-SIMATIC DP master (configuration with a non-Siemens tool). You can download the DDB file from the Internet. You will find all the DDB files under "Downloads" on the SIMATIC Customer Support web site: - http://www.ad.siemens.de/support/html\_00/index.shtml - http://www.ad.siemens.de/csi/gsd Alternatively, you can obtain the DDB file via modem on +49 (0)911-737972 or at CompuServe in AUTFORUM (GO AUTFORUM). ## **Important Features** If you do not have the DDB file to hand, the following table lists the most important features of the IM 151/CPU. Tabelle 5-1 Attributes of the Device Database (DDB) File | Feature | DP Keyword to IEC 61158/EN 50170, Volume 2, PROFIBUS | IM 151/CPU | |---------------------|------------------------------------------------------|------------------------| | Manufacturer ID | Ident_Number | 806C <sub>H</sub> | | | | 806D <sub>H</sub> (FO) | | Supports FMS | FMS_supp | No | | Supports 9.6 kbps | 9.6_supp | Yes | | Supports 19.2 kbps | 19.2_supp | Yes | | Supports 45.45 kbps | 45.45_supp | Yes | | Supports 93.75 kbps | 93.75_supp | Yes | | Supports 187.5 kbps | 187.5_supp | Yes | | Supports 500 kbps | 500_supp | Yes | | Supports 1.5 Mbps | 1.5M_supp | Yes | | Supports 3 Mbps | 3M_supp | Yes | | | | No (FO) | | Supports 6 Mbps | 6M_supp | Yes | | | | No (FO) | Tabelle 5-1 Attributes of the Device Database (DDB) File | Feature | DP Keyword to IEC 61158/EN 50170, Volume 2, PROFIBUS | IM 151/CPU | |-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------| | Supports 12 Mbps | 12M_supp | Yes | | Supports the FREEZE control command | Freeze_Mode_supp | Yes | | Supports the SYNC control command | Sync_Mode_supp | Yes | | Supports automatic baud rate detection | Auto_Baud_supp | Yes | | PROFIBUS address modifiable by software | Set_Slave_Add_supp | No | | Length of user-specific parameter assignment data | User_Prm_Data_Len | 3 bytes | | User-specific parameter assignment data | User_Prm_Data | Yes | | Minimum interval between two slave list rotations | Min_Slave_Intervall | 1(100µs) | | Modular device | Modular_Station | 1 | | Maximum number of modules | Max_Module | 35 | | Maximum number of inputs in bytes | Max_Input_Len | 64 | | Maximum number of outputs in bytes | Max_Output_Len | 64 | | Maximum combined number of inputs and outputs in bytes | Max_Data_Len | 128 | | Central display of vendor-specific status and error messages | Unit_Diag_Bit | Via "ON" LED | | Allocation of values in the station diagnostic field to texts | Unit_Diag_Area | Unassigned | | Identifiers of all address areas for PROFIBUS | Module, End_Module | Yes | | Allocation of vendor-specific error types in channel-specific diagnostic field to texts | Channel_Diag | No | | Maximum length of the diagnostic data | Max_Diag_Data_Len | 45 bytes | # 5.2 The Mode Selector and LEDs ## **Mode Selector** The mode selector of the IM 151/CPU is designed as a 3-step toggle switch (see below): Figure 5-1 Mode selector ## **Positions of the Mode Selector** The positions of the mode selector are explained in the order in which they are arranged on the IM 151/CPU. Table 5-2 Positions of the Mode Selector | Position | Description | Description | |----------|---------------------|----------------------------------------------------------------------------------------------------------------| | RUN-P | RUN-PROGRAM mode | The CPU processes the user program. | | STOP | STOP mode | The CPU does not process the user program. | | | | Programs can: | | | | <ul> <li>Be read out from the CPU using a programming device<br/>(CPU → PG)</li> </ul> | | | | <ul> <li>Transferred to the CPU (PG → CPU)</li> </ul> | | MRES | Reset CPU<br>memory | Momentary-contact position of the mode selector for resetting the CPU memory. | | | | You must adhere to a specific sequence when resetting the CPU memory using the mode selector (see Section 4.2) | # Meanings of the LEDs for CPU Functionality For the CPU component of the IM 151/CPU there are 2 separate LEDs that indicate the operating modes of the CPU: - RUN - HALT - STOP You can obtain information on the power supply of the CPU, on force requests and on general errors via 3 additional LEDs. Table 5-3 LEDs for CPU Functionality | LED | Description | Description | |---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | ON (green) | Power up | Comes on when the supply voltage is applied to the CPU | | RUN (green) | RUN mode | Shines continuously when the CPU component is processing the user program. | | | | Flashes at 2 Hz during startup of the CPU component: | | | | <ul> <li>For at least 3 secs, but the startup of the CPU component can<br/>also be shorter.</li> </ul> | | | | <ul> <li>During the startup of the CPU component, the STOP LED also<br/>lights up; when the STOP LED goes off, the outputs are<br/>enabled.</li> </ul> | | | | <b>Flashes</b> at 0.5 Hz when the CPU has reached a breakpoint you have set. At the same time the STOP LED comes on | | STOP | STOP mode | Comes on when the CPU component: | | (yellow) | | Is not processing a user program | | | | <ul> <li>Has reached a breakpoint you have set At the same time the<br/>RUN LED flashes at 0.5 Hz</li> </ul> | | | | <b>Flashes</b> at 0.5Hz, when the CPU component requests a memory reset (see Section 4.2) | | FRCE (yellow) | Force job active | Lights up when a force request is active | | SF (red) | Group error | Lights up in the event of | | | | Programming errors | | | | Parameter assignment errors | | | | Calculation errors | | | | Timing errors | | | | I/O errors | | | | Hardware errors | | | | Firmware errors | | | | To determine the exact nature of the error/fault, you have to use a programming device and read out the contents of the diagnostic buffer. | # **Meanings of Other LEDs** The LEDs "SF" (from the PROFIBUS-DP viewpoint) and "BF" are described in Section 4.4. # 5.3 Force #### **Force Test Function** In the case of the IM 151/CPU, you can preset the inputs and the outputs in the process image with fixed values using the "Force" function. The values (force values) you have preset can still be controlled in the IM 151/CPU by the user program and by programming device/operator panel functions. This is shown in Figure 5-2. You can force a maximum of 10 variables with the IM 151/CPU. #### Caution The force values in the process-image input table can be overwritten by write commands (for example T IB x, = I x.y, copy with SFC, etc.) as well as by I/O read commands (L PIW x, for example) in the user program or by PG/OP write functions. Outputs preset with force values only return the force value provided the user program does not execute any write accesses to the outputs using I/O write commands (e.g. T PQB x) and provided no PG/OP functions write to these outputs. It is essential to note that force values in the process-image input/output table cannot be overwritten by the user program or by PG/OP functions. #### Principle Behind Forcing with the IM 151/CPU Figure 5-2 Principle Behind Forcing #### Note Due to insufficient battery backup, force requests do not survive after power off/power on. # **Application Example** Prerequisite: There is no direct I/O access in your user program. If, for example, an enable sensor (f) in your system is defective and it continually indicates a logical 0 to your user program, for example, via input 1.2, you can bridge this sensor by forcing the input to 1, ensuring that your system continues to operate. However, because the sensor is out of operation, you must monitor the functionality by different means to avoid injury to the operator and damage to the machine. # 5.4 Memory Module # **Micro Memory Card** A micro memory card (MMC) is used as a memory module for the IM 151/CPU. The MMC module can be used as a load memory and portable data carrier. The following data is stored on the MMC: - User program (all blocks) - Configuration data (created with STEP 7) - Data for a firmware update (operating system) #### **Features** The micro memory card has the following features: - · Compact, robust design - Integrated write protection (temporary and permanent) - · Integrated error correction in the memory field - · Hot swapping is possible - · Fixed individual card identification - · Polarity reversal protection # Micro Memory Cards that Can Be Used The following memory modules are available: Table 5-4 Available MMCs | Туре | Purpose | Order Numbers | |-----------|------------------------------|---------------------| | MMC 64 KB | User memory | 6ES7 953-8LF00-0AA0 | | MMC 2 MB | Firmware update, user memory | 6ES7 953-8LL00-0AA0 | # Inserting/Changing the Card The MMC is designed so that it can also be removed and inserted when the power is on. The chamfered edge of the MMC prevents the card being inserted the wrong way round (reverse polarity protection). There is an eject button on the memory card slot to enable you to remove the card easily. To eject the card, you require a small screwdriver or ball-point pen. Figure 5-3 Position of the Memory Card Slot for the MMC on the IM 151/CPU If a new MMC is inserted in the memory card slot, the CPU of the module requests a memory reset. #### Note The user program should be saved explicitly on the MMC. The MMC should always remain inserted because the IM 151/CPU doesn't have a backup battery. This ensures that the user program remains in the CPU even after a power failure (e.g. after power off). # Firmware Update with MMC To update the firmware, proceed as follows: Table 5-5 Firmware Update with MMC | Step | Action Required | What Happens in the IM 151/CPU: | |------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | 1. | Transfer update files to a blank MMC using STEP 7 and your programming device. | - | | 2. | Deenergize the IM 151/CPU and insert the MMC with the FW update | - | | 3. | Switch the power on | The IM 151/CPU automatically detects the MMC with the FW update and starts the FW update. | | | | All the LEDs light up during the FW update except the FRCE LED. | | | | The STOP LED flashes after the FW update has been completed. In this way, the IM 151/CPU requests a memory reset. | | 4. | Deenergize the IM 151/CPU and remove the MMC with the FW update | - | # **Backing Up the Operating System on the MMC** To back up the operating system, proceed as follows: Table 5-6 Backing Up the Operating System | Step | Action Required | What Happens in the IM 151/CPU: | |------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. | Insert a new micro memory card (2 MB) in the CPU | The CPU requests a memory reset | | 2. | Hold the mode selector in the MRES position. | _ | | 3. | Switch the power off then on, and keep the mode selector in the MRES position until | STOP, RUN and FRCE LEDs start flashing | | 4. | Move the mode selector to STOP | _ | | 5. | Move the mode selector briefly to MRES, then let it snap back to STOP | The IM 151/CPU starts to back up the operating system on the MMC. All the LEDs light up during backup. The STOP LED flashes after the backup has been completed. In this way, the IM 151/CPU requests a memory reset. | | 6. | Remove the micro memory card | - | # 5.5 Clock The IM 151/CPU has an integrated software clock. # Setting, Reading and Programming the Clock You set and read the clock using the programming device (see the *STEP 7*) User Manual) or program the clock in the user program using SFCs (see the *System and Standard Functions* Reference Manual and Appendix C). #### **Features** The table below indicates the features and functions of the clock. When you parameterize the CPU in *STEP 7*, you can also set functions such as synchronization and correction factors (refer to the *STEP 7* online help system for information on how to do this). Table 5-7 Features of the Clock | Features | IM 151/CPU | |-------------------------|------------------------| | Туре | Software clock | | Manufacturer setting | DT#1994-01-01-00:00:00 | | Backup | Not possible | | Operating hours counter | 1 | # Behavior of the Clock When Power Is Off At power on, the CPU clock continues from the time valid at power off. # 5.6 Blocks This section provides an overview of the blocks that run in the CPU component of the IM 151/CPU. The operating system of the CPU is designed for event-driven processing of the user program. The following tables show which organization blocks (OBs) the operating system automatically invokes in response to which events. #### **More Information** You will find a detailed description of the blocks and the start events listed below in the *System and Standard Functions* Reference Manual. There is an overview of all the *STEP 7* documentation in the *ET 200S Distributed I/O System* manual. #### Overview of All the Blocks Table 5-8 Overview of the Blocks | Block | Number | Area | Maximum Size | Remarks | |-------|--------|---------|--------------|----------------------------------------------------------------------------| | ОВ | 13 | _ | 8 KB | All the possible OBs are listed below this table. | | FC | 128 | 0 – 127 | | - | | FB | 128 | 0 – 127 | | - | | DB | 127 | 1 – 127 | | 0 is reserved | | SFC | 48 | _ | _ | You will find a list of all the SFCs of the CPU component in Appendix C.1. | | SFB | 7 | _ | _ | You will find a list of all the SFBs of the CPU component in Appendix C.2. | # **OBs for Cycle and Restart** Table 5-9 OBs for Cycle and Restart | Cycle and Restart | Invoked OB | Possible Start Events | |-----------------------------------|------------|------------------------------------------------------------------------------| | Cycle | OB 1 | First OB 1 after restart (power on or STOP-RUN transition of the IM 151/CPU) | | | | Termination of the previous program cycle | | Restart (change from STOP to RUN) | OB 100 | Manual restart request (STOP-RUN via mode selector or MPI command) | | | | Automatic restart request (after power off to power on transition) | # **OBs for Interrupts** Table 5-10 OBs for Interrupts | Interrupts | Invoked OB | Possible Start Events | |--------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------| | Time-of-day interrupt | OB 10 | Automatic start after setting and activation of the time-of-day interrupt using STEP 7 | | | | Activation via SFC 30 after setting with STEP 7 or SFC 28 | | Delay Interrupt | OB 20 | Expiration of the time specified in SFC32 | | Watchdog interrupt<br>(default: 100 ms<br>clock pulse) | OB 35 | Depending on the clock pulse (parameter assignment with STEP 7) | | Process interrupt | OB 40 | Activation of a process interrupt | | Diagnostic interrupt | OB 82 | <ul><li>Outgoing event (cause of event no longer exists)</li><li>Incoming event (cause of event still exists)</li></ul> | | Removal/insertion interrupt | OB 83 | Removal and insertion of modules in RUN mode | If OBs 10, 20, 40, 82, 83 are missing, or with OB 85 and the corresponding start event, the IM 151/CPU goes into STOP mode. # **OBs for Error/Fault Responses** Table 5-11 OBs for Error/Fault Responses | Error/Fault | Invoked OB | Possible Start Events | |--------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Time-out | OB 80 | <ul> <li>Cycle time exceeded</li> <li>Acknowledgment error during OB processing</li> <li>Putting the clock forward (time jump) to start an OB</li> </ul> | | Program execution error | OB 85 | <ul> <li>Start event for an OB not loaded</li> <li>I/O access error during system updating of the process image</li> </ul> | | Failure/reintegration of the DP master or a node in direct communication | OB 86 | <ul> <li>Outgoing event (cause of event no longer exists)</li> <li>Incoming event (cause of event still exists)</li> </ul> | | Programming error | OB 121 | An event occurring due to an error in program scanning, e.g. due to the call of a block not loaded in the CPU | | Error during direct access to I/O | OB 122 | <ul><li>Error during read access</li><li>Error during write access</li></ul> | If OBs 80, 85, 86, 121 are missing, or with OB 85 and the corresponding start event, the IM 151/CPU goes into STOP. #### Points to Note About OB 122 #### Note Note the following about OB 122: The CPU component enters the value "0" in the following temporary variables of the variable declaration table in the local data of the OB: - Byte no. 3: OB122\_BLK\_TYPE (type of the block in which the error occurred) - Byte no. 8 and 9: OB122\_BLK\_NUM (number of the block in which the error occurred) - Byte no. 10 and 11: OB122\_PRG\_ADDR (address of the block in which the error occurred) # 5.7 Parameters # Parameterizable Properties of the CPU The properties and responses of the CPU component of the IM 151/CPU can be parameterized. You carry out this parameterization on different tabs in *STEP 7*. #### Which Parameters Can Be Set for the IM 151/CPU? The following table contains all the parameter blocks for the IM 151/CPU. The parameters are explained in the *STEP 7* online help system. Table 5-12 Parameter Blocks, Settable Parameters and Their Ranges for the IM 151/CPU | Parameter Blocks | Settable Parameters | Range | |-----------------------------|-------------------------------------------------------------------|-------------------------------------------| | Clock memory | Clock memory | Yes/no | | | Memory byte | 0 to 255 | | Startup characteristics | Automatic/manual startup after power on | Warm restart | | | Monitoring time for: | | | | "Finished" message by means of modules (100 ms) | • 1 to 65000 | | | Transfer of the parameters to modules (100 ms) | • 1 to 65000 | | | Startup at preset configuration not equal to actual configuration | Yes/no | | System diagnostics | Report cause of STOP | Yes/no | | Retentivity | Number of memory bytes starting with MB 0 | 0 to 256 | | | Number of S7 timers starting with T 0 | 0 to 128 | | | Number of S7 timers starting with C 0 | 0 to 64 | | | Retentive areas | 8 | | | Data block number | • 1 to 127 | | | Data byte address | • 0 to 8191 | | | Number of data bytes | • 0 to 4096 | | Software clock | Correction factor | -10000 to +10000 | | Time-of-day inter-<br>rupts | OB 10 activation | Yes/no | | | OB 10 execution | • None | | | | • Once | | | | Every minute | | | | Hourly | | | | Daily | | | | Weekly | | | | Monthly | | | | <ul> <li>Last day of the month</li> </ul> | | | | Annually | Table 5-12 Parameter Blocks, Settable Parameters and Their Ranges for the IM 151/CPU | Parameter Blocks | Settable Parameters | Range | |--------------------|-----------------------------------|----------------------------------------------------------------------------------------------| | | Start date for the OB 10 | Year-month-day | | | Start time for the OB 10 | Hours:minutes | | Cyclic interrupts | Periodicity of the OB 35 (ms) | 1 to 60000 | | Cycle behavior | Cycle load from communication (%) | 10 to 50 | | | Scan cycle monitoring time (ms) | 1 to 6000 | | | OB85 call at I/O access error | <ul><li>For each access</li><li>For incoming and outgoing errors</li><li>No call</li></ul> | | Protection | Level of protection | <ul><li>1: Key switch</li><li>2: Write protection</li><li>3: Write/read protection</li></ul> | | | Mode | Process mode: permissible cycle increase (ms) from 3 to 65535 Test mode | | Module parameters | Number of reference junctions | 8 • Yes/no • From 5 to 66 • 0/1 50 Hz / 60 Hz | | DP station address | CPU DP address | 1 to 125 | # When Does the CPU "Accept" the Parameters? The CPU accepts the parameters (configuration data) you have set: - After power on or a memory reset of the inserted memory module - After the configuration data has been transferred without errors to the CPU online in STOP mode # 5.8 Parameterization of the Reference Junction for the Connection of Thermocouples If you want to use the IM 515/CPU in an ET 200S system with thermocouples and reference junctions, set the following parameters in the hardware configuration: Table 5-13 Parameterization of the Reference Junction | CPU Module Parameter | Range | Explanation | |---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Activation of reference junctions 1 to 8 | Activated/not activated<br>Example, see<br>Figure 5-4 | You can enable the reference junction with this parameter. Only then can you continue to parameterize the reference junction. | | Module number of reference junction 1 to module number of reference junction 8 The module number corresponds to the slot. | None/5 to 66 Example, see Figure 5-4 | You can use this parameter to assign the RTD module slot to the corresponding reference junction. | | Channel number of reference junction 1 to channel number of reference junction 8 | RTD on channel 0<br>RTD on channel 1<br>Example, see<br>Figure 5-4 | You can use this parameter to define the channel (0/1) for reference temperature measurement (determining the compensation value) for the assigned RTD module slot. | | | | | | RTD Module Parameter | Range | Explanation | | Measurement type/measurement range | Range Resistance/temperature measurement, e.g. • RTD-4L Pt 100 standard range | Explanation If you use a channel of the RTD module for reference junction parameterization, you must parameterize the measurement type/measurement range for this channel as RTD-4L Pt 100 climatic range. | | Measurement | Resistance/temperature measurement, e.g. • RTD-4L Pt 100 | If you use a channel of the RTD module for reference junction parameterization, you must parameterize the measurement type/measurement range for this channel as | | Measurement type/measurement range | Resistance/temperature measurement, e.g. RTD-4L Pt 100 standard range | If you use a channel of the RTD module for reference junction parameterization, you must parameterize the measurement type/measurement range for this channel as RTD-4L Pt 100 climatic range. | Figure 5-4 Example of a Parameterization Dialog Box for the CPU Module Data in STEP 7 V5.1 # Reference You can find detailed information on the procedure, the connection system and an example of parameterization in the chapter entitled *Analog Electronic Modules* in the *ET 200S Distributed Device* manual. # 5.9 Removal and Insertion of Modules During Operation Removing and inserting one module at a time in the case of the IM 151/CPU with local ET 200S I/Os is possible during operation and in an energized state. # **Exceptions** The CPU itself must <u>not</u> be removed during operation and in an energized state. # What Happens when Modules are Removed During Operation When you remove a module from the ET 200S I/O system during operation, OB 83 is called and a corresponding diagnostic buffer entry is created (event ID $3861_H$ ), irrespective of whether the power module is switched on or off. If OB 83 is in the memory of the CPU, the IM 151/CPU remains in RUN. The absence of the module is noted in the system status list. If the module that has been removed is accessed from the user program, an I/O access error occurs with a corresponding entry in the diagnostic buffer. In addition, OB 122 is called. If OB 122 is in the memory of the CPU, the IM 151/CPU remains in RUN. #### What Happens when Modules are Inserted During Operation If you reinsert a module that has been removed in the ET 200S I/O system during operation, the CPU carries out a preset/actual comparison for the inserted module. This compares the configured module with the one that is actually inserted. The following activities occur depending on the result of the preset/actual comparison: # **Modules that Cannot be Parameterized** The following activities occur irrespective of whether the power module of the inserted module is switched on or off. Table 5-14 Result of the Preset/Actual Comparison in Modules that **Cannot** be Parameterized | Inserted Module = Configured Module | Inserted Module ≠ Configured Module | |-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | OB 83 is called with the corresponding diagnostic buffer entry (event ID 3861 <sub>H</sub> ). | OB 83 is called with the corresponding diagnostic buffer entry (event ID 3863 <sub>H</sub> ). | | The module is entered in the system status list as available. | The module remains entered in the system status list as unavailable. | | Direct access is again possible. | Direct access is not possible. | #### Modules that Can be Parameterized The following activities only occur when the power module of the inserted module is switched **on**. Table 5-15 Result of the Preset/Actual Comparison in the Case of Parameterizable Modules with the Power Module Switched on | Inserted Module = Configured Module | Inserted Module ≠ Configured Module | |------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | OB 83 is called with the corresponding diagnostic buffer entry (event ID 3861 <sub>H</sub> ). | OB 83 is called with the corresponding diagnostic buffer entry (event ID 3863 <sub>H</sub> ). | | The CPU reparameterizes the module. | The CPU does not reparameterize the module. | | If parameter assignment is successful, the module is entered in the system status list as available. | The module remains entered in the system status list as unavailable. The SF LED on the module remains on. | | Direct access is again possible. | Direct access is not possible. | The following activities only occur if the power module of the inserted module is switched **off**. Table 5-16 Result of the Preset/Actual Comparison in the Case of Parameterizable Modules with the Power Module Switched off | Inserted Module = Configured Module | Inserted Module ≠ Configured Module | |------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | OB 83 is called with the corresponding diagno | ostic buffer entry (event ID 3861 <sub>H</sub> ). | | When the power module is switched on, the CPU reparameterizes the module. | When the power module is switched on, the CPU does not parameterize the module. | | If parameter assignment is successful, the module is entered in the system status list as available. | The module remains entered in the system status list as unavailable. The SF LED on the module remains on. | | Direct access is again possible. | Direct access is not possible. | # 5.10 Switching Power Modules Off and On During Operation # What Happens When Power Modules Are Switched Off During Operation If the load power voltage to a power module is switched off during operation, the following activities take place: - If you enable diagnostics during parameter assignment for the power module, diagnostic interrupt OB 82 (diagnostic address of the power module) is called with the corresponding diagnostic buffer entry (event 3942<sub>H</sub>). - The power module is entered as present but faulty in the system status list. Switching off the load power supply has the following effects on the modules supplied by the power module: - The modules can continue to be accessed without an I/O access error occurring. - The outputs of the modules are deenergized and inactive for the process. - The inputs of digital modules and FM modules return 0; the inputs of analog modules return 7FFF<sub>H</sub>. # What Happens When Power Modules Are Switched On During Operation If the load power supply to a power module is switched on during operation, the following activities take place: - If you enable diagnostics when assigning parameters for the power module, the diagnostic interrupt OB 82 (diagnostic address of the power module) is called with the corresponding diagnostic buffer entry (event 3842<sub>H</sub>). - The power module is entered as present and o.k. in the system status list. Switching on the load power supply has the following effects on modules supplied by the power module: The modules regain their full functionality. #### Removal and Insertion of Power Modules During Operation You can find a list of activities that occur if you remove or insert power modules during operation in Section 5.9. Removal and insertion has the same effects as switching the load power supply off and on for the modules that are supplied by the power module. **Technical Specifications** 6 # In This Chapter In this chapter you will find: • The technical specifications of the IM 151/CPU interface module # **Chapter Overview** | In<br>Section | Contents | Page | |---------------|--------------------------------------------|------| | 6.1 | Technical Specifications of the IM 151/CPU | 6-2 | # 6.1 Technical Specifications of the IM 151/CPU #### **Order Numbers** IM 151/CPU interface module: 6ES7 151-7AA00-0AB0 IM 151/CPU FO interface module: 6ES7 151-7AB00-0AB0 MMC (Micro Memory Card): 6ES7 953-8Lx00-0AA0 (see Section 5.4, Memory Modules) #### **Features** The IM 151/CPU interface module has the following features: - Intelligent slave with RS485 interface or fiber-optic cable to the PROFIBUS-DP - Stand-alone operation possible - · 24 KB working memory, not buffered - · 40 KB integrated load memory RAM, not buffered - Powerfail-proof storage of the user program and configuration via the MMC memory module - Programmable with STEP 7, as of V5.1 - Speed: approx. 0.5 ms per 1000 binary instructions - Maximum configuration of the local I/Os: 63 ET 200S modules # **General Technical Specifications** The IM 151/CPU meets the general technical specifications of the ET 200S distributed I/O system. You will find these standards and test specifications in the chapter entitled "General Technical Specifications" in the ET 200S Distributed I/O System manual. # Terminal Assignment for the IM 151/CPU Table 6-1 Terminal Assignment of the IM 151/CPU Interface Module | View | | Signal Name | Description | | |-------------------------------------------------------------------------------------------------------|---|-------------|---------------------------------------------|--| | IM 151/CPU | 1 | _ | _ | | | | 2 | _ | _ | | | | 3 | RxD/TxD-P | Data line B | | | $6 \begin{vmatrix} \circ & \circ \\ \circ & \circ \end{vmatrix} \begin{vmatrix} 1 \\ 2 \end{vmatrix}$ | 4 | RTS | Request To Send | | | 7 0 0 0 2 3 4 5 5 | 5 | M5V2 | Data reference potential (from the station) | | | | 6 | P5V2 | Supply Plus (from the station) | | | DO 405 interfere | 7 | _ | - | | | RS 485 interface | 8 | RxD/TxD-N | Data line A | | | | 9 | _ | - | | | Receiver IM 151/CPU FO only: Fiber-optic interface Sender | | | | | | 1 L+2L+ 1M 2M | 1 | L+ | 24V DC | | | | 2 | L+ | 24 V DC (to loop through) | | | | | M | Chassis ground | | | | 2 | М | Chassis ground (to loop through) | | #### PROFIBUS-DP connection Backplane bus (RS485) В STOP **ET 200S** Galvanic backplane bus isolation interface module RUN 8888888 Electronics **PROFIBUS** CPU address (µP, ROM, RAM) RUN-P STOP MRES Internal power supply # **Basic Circuit Diagram for the IM 151/CPU** Figure 6-1 Basic Circuit Diagram for the IM 151/CPU # Basic Circuit Diagram for the IM 151/CPU FO MMC FRCE Figure 6-2 Basic Circuit Diagram for the IM 151/CPU FO Mode selector # **Technical Specifications** | characteristics 4736 bytes bytes to MB 255 to MB 15 nemory byte) 127 (DB 0 ved) 8 KB | |---------------------------------------------------------------------------------------| | to MB 255 to MB 15 nemory byte) 127 (DB 0 ved) 8 KB | | to MB 255<br>to MB 15<br>nemory byte)<br>127 (DB 0<br>ved)<br>8 KB | | to MB 15 nemory byte) 127 (DB 0 ved) 8 KB | | nemory byte)<br>127 (DB 0<br>ved)<br>8 KB | | 127 (DB 0<br>ved)<br>8 KB | | ved) `<br>8 KB | | 8 KB | | | | 0 DD 1007 1 | | 8 DB, 4096 data in all | | tentivity | | 1536 bytes | | 256 bytes | | | | Appendix B | | 8 KB | | | | | | | | 128 | | 8 KB | | 128 | | 8 KB | | s) | | | | bytes/1536 bytes | | tes/64 bytes | | ytes/128 bytes<br>adjustable) | | 248/248 | | 124/124 | | | | rare clock | | | | | | | | | | S7 message functions | | Interface | | FO | | |---------------------------------------------------|------------------------------|------------------------------------------------|-------------------------------------------|-----------------------------------|--| | Process diagnostic messages | ALARM_S, ALARM_SQ | Type of interface | Integrated<br>RS 485 | Fiber-optic interface | | | Testing and commissioning functions | | | interface | and | | | Status/Modify Variables • Variable | Yes Inputs, outputs, flags, | | | Integrated<br>RS 485<br>interface | | | | data, timers, counters | Physical system | RS 485 | FO | | | Number of variables | | | | or | | | <ul> <li>Of which status<br/>variables</li> </ul> | max. 30 | Only a minally in alasta d | V | RS 485 | | | <ul> <li>Of which modify</li> </ul> | max. 14 | Galvanically isolated | Yes | No | | | variables | | Power supply to the interface | Max. 80 mA | | | | Force | Yes | (15 to 30 V DC) | | | | | <ul> <li>Variable</li> </ul> | Inputs, outputs | Number of connection | 5 for PG/OP | /S7 | | | <ul> <li>Number</li> </ul> | max. 10 | resources | | | | | Monitor block | Yes | | communicat | | | | Single sequence | Yes | | One each reserved f<br>the programming de | | | | Breakpoint | 2 | | and operato | | | | Diagnostic buffer | Yes | Functionality | | | | | Number of inputs | Max. 100 (not | • MPI | No | | | | | adjustable) | PROFIBUS DP | DP Slave | | | | Communication functions | | Point-to-point | No | | | | PD/OP communication | Yes | connection | | | | | Global data | No | DP Slave | | | | | communication | | Utilities: | | | | | S7 basic communication | Yes (server) | <ul><li>– PD/OP communication</li></ul> | Yes | | | | <ul> <li>User data per job</li> </ul> | max. 76 bytes | <ul><li>Routing</li></ul> | No | | | | <ul> <li>Number of which consistent</li> </ul> | 32 bytes<br>at I_PUT / I_GET | <ul><li>Direct</li><li>Communication</li></ul> | Yes | | | | S7 communication | Yes (server) | DDB (Device | siem806C.g | sq | | | User data per job | max. 160 bytes | Database) File | FO: siem80 | • | | | <ul> <li>Number of which consistent</li> </ul> | 32 bytes | Transmission rates | Up to 12 Mb | • | | | S7-compatible communication | No | Intermediate memory | 64 I bytes/64 | • | | | Standard communication | No | <ul> <li>Address areas</li> </ul> | 32 with a ma<br>32 bytes ead | | | \* Up to the maximum size of the intermediate memory | Programming | | Power supply | |------------------------------------|--------------------|---------------------------------------------------| | Programming language | STEP 7 | Permissible range | | Stored instructions | See Appendix B | Polarity reversal | | Nesting levels | 8 | protection | | System functions (SFCs) | See Appendix C | <ul> <li>Voltage failure<br/>buffering</li> </ul> | | System function blocks | See Appendix C | Insulation tested at | | (SFBs) | Coo Appondix C | Current consumption | | User program security | Password protected | from supply voltage (1L+) | | Dimensions and Weigh | t | Power supply for | | Installation dimensions W×H×D (mm) | 60 x 119.5 x 75 | ET 200S backpla<br>bus | | Weight | Approx. 200 g | Power losses | | Voltages, Currents | | | | | | | | Power supply | Rated value 24 V DC | | |--------------------------------------------------|---------------------|--| | Permissible range | 20,4 to 28,8 V | | | Polarity reversal protection | Yes | | | Voltage failure buffering | 20 ms | | | Insulation tested at | 500 V DC | | | Current consumption from supply voltage (1L+) | Approx. 250 mA | | | Power supply for the<br>ET 200S backplane<br>bus | Max. 700 mA | | | Power losses | Typically 3.3 W | | Cycle and Response Times 7 #### Introduction In this chapter you will learn what make up the cycle and response times of the ET 200S with the IM 151/CPU. You can use the programming device to read out the cycle time of your user program (see the *STEP 7 User Manual*). The response time is more important for the process. In this chapter we will show you in detail how to calculate the response time. # **Chapter Overview** | In Section | Contents | Page | |------------|-------------------------|------| | 7.1 | Cycle Time | 7-2 | | 7.2 | Response Time | 7-6 | | 7.3 | Interrupt Response Time | 7-9 | #### **Execution Times** - For the STEP 7 instructions that can be processed by the CPUs can be found in Appendix B. - For the SFCs/SFBs integrated in the CPUs can be found in Appendix C. # 7.1 Cycle time # Cycle Time - A Definition The cycle time is the time that the operating system requires to process a program cycle – i.e. an OB 1 cycle – as well as all the program sections and system activities interrupting this cycle. This time is monitored. # **Components of the Cycle Time** | Factors | Remarks | |-------------------------------------------|------------------------------------------------------------------------------------------------------------------| | Operating system execution time | See Table 7-1 | | Process image transfer time (PII and PIQ) | See Table 7-2 | | User program execution time | Is calculated from the execution times of the individual instructions and a CPU-specific factor (see Table 7-3). | | S7 timers | See Table 7-4 | | Loading through interrupts | See Table 7-5 | The following figure shows the components that make up the cycle time: Figure 7-1 Component Parts of the Cycle Time # **Extending the Cycle Time** Note that the cycle time of a user program is extended by the following: - · Time-controlled interrupt handling - Process interrupt handling (see also Section 7.3) - Diagnostics and error handling (see also Section 7.3) # **Operating System Processing Time** The operating system processing time for the IM 151/CPU takes 540 $\mu s$ to 1040 $\mu s$ (see Table 7-1). The specified time does not include the execution of: - · Test functions, e.g. monitor, modify - Functions: Load block, delete block, compress block - Communication Table 7-1 Extending the Cycle by Nesting Interrupts | Sequence | IM 151/CPU | |----------------------------------|-------------------| | Operating system processing time | 540 μs to 1040 μs | #### **Process Image Transfer Time** The table below contains the CPU times for process image updating (process image transfer time). The specified times are "ideal" values that get increased by interrupts that occur or by communication involving the CPU component of the IM 151/CPU. (Process image = PI) The CPU time for process image updating is calculated as follows: K + A = process image transfer time, in which K and A equal the following: Table 7-2 Process Image Updating | | Designation | Times in the IM 151/CPU | |---|-------------------------------------|-------------------------| | K | Base load | 162 μs | | Q | Bytes in the PI for the ET 200S I/O | 80 μs per byte | # **User Program Scanning Time:** The user program scanning time is made up of the sum of the execution times for the instructions and SFCs called. These execution times can be found in the Instruction List. You also have to multiply the user program scanning time by a basic module-specific factor. In the IM 151/CPU, this factor depends on the following: Table 7-3 Dependency of the User Program Scanning Time | Dependency | Range | |------------------------------------------------------------------------------------------------------------------|----------------| | The number of modules inserted | 0 to 63 | | The volume of data transferred via the PROFIBUS-DP between the DP master and DP slave (input data + output data) | 0 to 128 bytes | | The volume of data obtained through direct communication | 0 to 256 bytes | You can calculate the factor for your application approximately using the following rule of thumb for the IM 151/CPU 1,1 - + 0.0055 x number of modules - + 0.0022 x number of bytes transfered (PROFIBUS-DP) - + 0.0011 x number of bytes obtained (direct communication) - Multiplier for your user program #### **S7 Timers** The S7 timers are updated every 10 ms. To include the S7 timers in the calculation of the cycle and response times of the IM 151/CPU, multiply the number of active S7 timers by 8 $\mu$ s. Table 7-4 Updating the S7 Timers | Sequence | IM 151/CPU | |--------------------------------------|--------------------------------------------------------------| | Updating the S7 timers (every 10 ms) | Number of simultaneously active S7 timers $\times$ 8 $\mu s$ | # **Delay of the Inputs and Outputs** You have to take into account the following delay times, depending on the expansion module: For digital inputs: The input delay time For digital outputs: Negligible delay times • For analog inputs: Cycle time of the analog input For analog outputs: Response time of the analog output # **Extending the Cycle by Nesting Interrupts** Table 7-5 shows typical extensions of the cycle time through nesting of an interrupt. The program runtime at the interrupt level must be added to these. If several interrupts are nested, the corresponding times need to be added. Table 7-5 Extending the Cycle by Nesting Interrupts | Interrupts | IM 151/CPU | |-----------------------------------------------|----------------| | Process interrupt | Approx. 480 μs | | Diagnostic interrupt | Approx. 700 μs | | Time-of-day interrupt | Approx. 460 μs | | Delay Interrupt | Approx. 370 μs | | Watchdog Interrupt | Approx. 280 μs | | Programming/access error/runtime system error | Approx. 560 μs | # 7.2 Response Time # Response Time for the ET 200S with the IM 151/CPU The response time is the time from the detection of an input signal at the ET 200S with the IM 151/CPU to the modification of an associated output signal via the inputs and outputs of the expansion modules. #### **Factors** The response time depends on the cycle time and the following factors: | Factors | Remarks | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Delay of the inputs and outputs | You can find the delay times in the technical specifications of the signal modules in the ET 200S Distributed I/O Device manual. | # Range of Fluctuation The actual response time lies between a shortest and a longest response time. You must always reckon on the longest response time when configuring your system. The shortest and longest response times are considered below to let you get an idea of the width of fluctuation of the response time. # **Shortest Response Time** The following figure shows you the conditions under which the shortest response time is obtained. Figure 7-2 Shortest Response Time #### Calculation The (shortest) response time consists of the following: - 1 $\times$ process image transfer time for the inputs + - 1 × operating system processing time + - 1 × program scanning time + - 1 × process image transfer time for outputs + - Execution time of S7 timer - Delay of the inputs and outputs This corresponds to the sum of the cycle time and the delay of the inputs and outputs. #### **Longest Response Time** The following figure shows what the longest response time consists of. Figure 7-3 Longest Response Time #### Calculation The (longest) response time consists of the following: - 2 × process image transfer time for the inputs + - 2 × process image transfer time for the outputs + - 2 × operating system processing time + - 2 × program scanning time + - Processing time of the S7 timers + - · Delay of the inputs and outputs This corresponds to the sum of the doubled cycle time and the delay of the inputs and outputs. # 7.3 Interrupt Response Time # Interrupt Response Time – A Definition The interrupt response time is the time from the first occurrence of an interrupt signal to the call of the first instruction in the interrupt OB of the IM 151/CPU. It generally applies that the interrupt response time is increased by the program scanning time of the interrupt OBs that have not yet been processed. # **Interrupt Response Times** Table 7-6 Interrupt Response Times of the IM 151/CPU (Without Communication) | Interrupt Response Times (Without Communication) for | Duration | |------------------------------------------------------|-----------------| | Process interrupt, diagnostic interrupt | Less than 20 ms | # **Process Interrupt Handling** Process interrupt handling begins when the process interrupt OB 40 is called. Higher-priority interrupts cause the process interrupt handling routine to be interrupted. Direct accesses to the I/Os are made at the execution time of the instruction. After process interrupt handling has been completed, either cyclic program scanning is continued or additional interrupt OBs of the same priority or a lower priority are called and processed. Getting Started #### Introduction This guide takes you through the 10 commissioning steps required to set up a functioning application by running through a concrete example. In this way, you will get to know the basic functions of your IM 151/CPU for the following: - · Hardware and software - · Stand-alone operation and as an intelligent DP slave #### **Prerequisites** You must be familiar with the fundamentals of electronic/electrical engineering and have experience of working with computers and Microsoft® Windows $^{\text{\tiny M}}$ 95/98/NT. #### **Danger** The IM 151/CPU-ET 200S and the S7-300 are used in installations and systems that require you to comply with specific rules and regulations that vary depending on the application. Please note the relevant safety and accident-prevention regulations, such as IEC 204 (emergency stop systems). Non-compliance with these regulations can result in serious injury and damage to both machinery and equipment. ## **Chapter Overview** | In<br>Section | Contents | Page | |---------------|--------------------------------------------------------------------------------|------| | 8.1 | Step 1: Installing the ET 200S/IM 151/CPU and S7-300 | 8-3 | | 8.2 | Step 2: Wiring the ET 200S/IM 151/CPU and S7-300 | 8-4 | | 8.3 | Step 3: Commissioning of the ET 200S/IM 151/CPU | 8-5 | | 8.4 | Step 4: Configuring the IM 151/CPU for Stand-Alone Operation | 8-6 | | 8.5 | Step 5: Programming the IM 151/CPU | 8-8 | | 8.6 | Step 6: Test Run | 8-9 | | 8.7 | Step 7: Upgrading the IM 151/CPU and Commissioning the S7-300 | 8-10 | | 8.8 | Step 8: Configuring the IM 151/CPU as a DP Slave and the S7-300 as a DP Master | 8-11 | | 8.9 | Step 9: Programming the IM 151/CPU and the S7-300 | 8-14 | | 8.10 | Step 10: Commissioning and Test Run | 8-16 | ## **Materials and Tools Required** | Quantity | Item | Order Number (SIEMENS) | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 1 | S7-300 system, consisting of power supply (PS), CPU with DP interface(CPU 315 2-DP in this example), digital input module (DI) on slot 4 and digital output module (DO) on slot 5, incl. bus connector and cabling | Various | | 1 | Power supply (PS), e.g. PS 307 with network connecting cable (optional) | e.g. 6ES7 307-1EA00-0AA0 | | 1 | IM 151/CPU with terminating module | e.g. 6ES7 151-7AA00-0AB0 | | 1 | Power module (PM) | e.g. 6ES7 138-4CA00-0AA0 | | 1 | Digital input module (DI) | e.g. 6ES7 131-4BD00-0AA0 | | 1 | Digital output module (DO) | e.g. 6ES7 132-4BD00-0AA0 | | 1 | Terminal module (TM) for the PM | e.g. 6ES7 193-4CC30-0AA0 | | 2 | Terminal modules (TM) for DI and DO | e.g. 6ES7 193-4CB30-0AA0 | | 1 | Rail for ET 200S | Various | | 1 | Programming device (PG) with PROFIBUS-DP interface, installed STEP 7 software, version ≥ 5.1 and PG cable (up to 1.5 Mbps) | Various | | 1 | PROFIBUS-DP cable | Various | | 1 | Screwdriver with 3 mm blade | Standard | | 1 | Screwdriver with 4.5 mm blade | Standard | | 1 | Diagonal cutter and tool for insulation stripping | Standard | | 1 | Tool for pressing on wire-end ferrules | Standard | | Approx.<br>2m | Stranded wire with 1 mm <sup>2</sup> cross-section with correct wire end ferrules (type A, length 6 mm and 12 mm) | Standard | | 4 | 1-pin on switch (24 V) | Standard | Step 1: Installing the ET 200S/IM 151/CPU and S7-300 | Stage | Description | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | Install the S7-300 as described in the S7-300 Programmable Controller, Hardware and Installation manual or in STEP 7 V5.0 Getting Started. | | | 2 | If you want to operate the IM 151/CPU with its own power supply, attach it to the S7-300 rail and tip it down until it snaps into position. | | | 3 | Attach the IM 151/CPU to the rail, and tip it down until it snaps into position. | | | 4 | Attach the TM for the PM to the rail on the right of the IM 151/CPU, and tip it down until it snaps into position. | | | 5 | Move the TM to the left until you can hear it engage with the IM 151/CPU. | | | 6 | Repeat steps 3 and 4 with the two TMs for the electronic modules and then with the terminating module (which doesn't snap onto the rail). | | | 7 | Push the PM into the corresponding TM until it snaps into position. | | | 8 | Push the DI into the left (still unoccupied) TM until it snaps into position. | | | 9 | Push the DO into the last (still unoccupied) TM until it snaps into position. | | Step 2: Wiring the ET 200S/IM 151/CPU and S7-300 | Stage | Description | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | Wire the S7-300 as described in the S7-300 Programmable Controller, Hardware and Installation manual or in STEP 7 Getting Started, V5.0. | | | 2 | Extend the connections of the 4 switches using a cable. Strip 6 mm off the cable ends and attach wire end ferrules. | | | 3 | Connect the inputs 1.1 (terminal 13) and 1.2 (terminal 14) on the DI of S7-300 by means of a switch to L+ on the PS of the S7-300. | | | 4 | <ul> <li>Connect the two remaining 1-pin switches to the DI of the ET 200S as follows:</li> <li>One switch to terminals 1 and 3</li> <li>The other switch to terminals 5 and 7</li> </ul> | | | | A note on spring terminals | | | | To release the spring in a connection, insert a screwdriver with a 3 mm blade into the upper round hole in the terminal until it reaches the stop, moving the screwdriver upwards slightly, if necessary. You can then insert a free cable end into the square hole below. Remove the screwdriver and check that the cable is in position securely. | | | 5 | Wire terminal 2 of the TM of the PM to L+ of the PS and terminal 3 of the TM of the PM to M of the PS. Strip 11 mm from the cable ends, and attach wire end ferrules. | | | 6 | Wire terminal 1L+ of the IM 151/CPU to L+ of the PS and terminal 1M of the IM 151/CPU to of the PS. | | | | Note | | | | • Strip 11 mm from the cable ends that have to be connected, and attach wire end ferrules. | | | | You can also use the power supply of the S7-300 for the IM 151/CPU and the PM. | | | 7 | Connect the programming device and the IM 151/CPU to the programming device cable, and secure all the connectors. | | | 8 | Connect the PS of the ET 200S, the PS of the S7-300 and the programming device to the network. | | **View of the S7-300** (the wiring of the power supply of the DI and the DO is not shown; the programming device is connected to the S7-300) Step 3: Putting the ET 200S/IM 151/CPU into Operation **Step 4: Configuring the IM 151/CPU for Stand-Alone Operation** | Stage | Procedure | Result | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Does the assistant for a new project appear in SIMATIC Manager? | If so: Close the assistant because it doesn't support the IM 151/CPU. If not: Continue to stage 2 | | 2 | In SIMATIC Manager, choose <b>New</b> from the <b>File</b> menu. Enter the project name "Getting Started", and click <b>OK</b> . | A new project is created and opened. | | 3 | Navigate to <b>Insert</b> and choose the <b>Station</b> menu command. Click the <b>SIMATIC 300 station</b> in the list. | SIMATIC Manager - Getting Started Eile Edit Insert PLC View Options Window Help DEST STATES OF THE STARTED TO T | | 4 | Rename this station "ET 200S" | "SIMATIC 300(1)" is renamed "ET 200S". | | 5 | Navigate in SIMATIC Manager to the ET 200S station. Double-click <b>Hardware</b> in the right-hand part of the window to open the hardware configuration editor. | SIMATIC Manager - Getting Stelle Edit Insert PLC View Options Getting Started — D'Siemens Getting Started Fi 2008 | | 6 | If a catalog is not displayed in the right-hand part of the window, activate the catalog by choosing the <b>Catalog</b> command from the <b>View</b> menu. Navigate to <b>ET 200S</b> in the catalog via <b>PROFIBUS-DP</b> . Insert the <b>IM 151/CPU</b> whose order number corresponds to the order number on your IM 151/CPU by dragging and dropping it in the window in the upper-left corner. A window appears immediately. This is described in the next stage. <b>Note:</b> You can find out the order number if you click an IM 151/CPU in the catalog. The order number of this IM 151/CPU then appears in the text box under the catalog. | ## W Config - [ET 2005 (Configuration) — Getting Started) ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC View Options Window Help ## Settion Edit Insert PLC | Step 5: Programming the IM 151/CPU | Step | Procedure | Result | | |------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | Navigate in SIMATIC Manager via <b>IM151</b> /CPU and S7 Program to the Blocks container. | Getting Started — D:\Si System data Getting Started Gettin | | | 2 | Double-click the <b>OB1</b> icon in the right-hand part of the window. | The LAD/FBD/STL editor for editing the OB1 block opens. | | | 3 | In the LAD/FBD/STL editor, choose the <b>LAD</b> command from the <b>View</b> menu to switch to the LAD programming language. | A rung current path is displayed in network 1. | | | 4 | Click exactly on the horizontal line of the rung current path. | The line is highlighted. | | | 5 | Double-click the - - button (normally open contact) on the toolbar, and then click the -( ) button (coil). | The icons are inserted into the rung current path. | | | 6 | Click the red question mark of the normally open contact on the left in the rung current path. | The normally open contact is highlighted, and a text box with a cursor appears at the point of the question mark. | | | 7 | Enter I1.0 and press Return. | The normally open contact on the left is assigned the designation <i>I1.0</i> . | | | 8 | Enter <i>I1.1</i> press <i>Return</i> . Enter <i>Q2.0</i> and press <i>Return</i> . | The normally open contact on the left is assigned the designation <i>I1.1</i> . The coil is assigned the designation <i>Q2.0</i> | | | 9 | Close the editor and confirm that you want to save with <b>Yes</b> . | The editor is closed, and the OB1 is saved. | | ## Step 6: Test Run | Stage | Procedure | Result | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | In SIMATIC Manager, click <b>Blocks</b> in the left-hand part of the dialog box. | Blocks is highlighted. | | 2 | Right-click the right-hand part of the window, and insert an empty organization block with the name <i>OB82</i> into the block container. | The blocks OB82 and OB86 appear next to block OB1. | | | This block ensures that the S7-300 CPU will start even if the IM157/CPU is still indicating an I/O error. | | | | Generate OB86 in the same way. | | | | Note | | | | OB82 and OB86 are not important until DP slave operation. | | | 3 | Select the block container in the left-hand part of the window again. | The program and configuration are downloaded from the programming | | | From the PLC menu, choose the <b>Download</b> command to transfer the program and the hardware configuration to the CPU. Click <b>Yes</b> in all the dialog boxes that appear. | device to the CPU. | | 4 | Switch the CPU mode selector to RUN-P. | The STOP LED goes out. The RUN LED starts flashing and then comes on continuously. | | 5 | Operate the two switches alternately. | The LEDs of the inputs 1.0 and 1.2 light up alternately. | | | | The LED of output 2.0 does not light up. | | 6 | Operate the two switches simultaneously. | The LEDs of inputs 1.0 and 1.2 (1 and 5 LEDs of the DI) light up together. | | | | Because the two switches are ANDed in the program (series connection) and assigned to the output 2.0, the LED of output 2.0 (1 LED of the DO) lights up. This would switch on a connected actuator or indicator. | | 7 | Switch the CPU mode selector to <i>STOP</i> , and switch off the PS of the IM 151/CPU. | All the LEDs go out. | Step 7: Converting the IM 151/CPU to a DP Slave and Putting the S7-300 into Operation ## Step 8: Configuring the IM 151/CPU as a DP Slave and the S7-300 as a DP Master Change the configuration of the IM 151/CPU as shown below: | Stage | Procedure | Result | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Start the hardware configuration program as described in step 4 for the IM 151/CPU. | The hardware configuration editor opens. | | 2 | Double-click <b>DP Slave</b> (line <b>X2</b> ) in the lower-left part of the hardware configuration program dialog box. | Properties - DP Slave - (R0/S2.1) General Addresses Operating Mode Configuration | | | <ul> <li>In the dialog box that appears, select the Operating Mode tab.</li> <li>Select the DP Slave option on this tab.</li> <li>Confirm with OK.</li> </ul> | © No DP © DP Master © DP Slave Programming and Monitor/Modify and other program of PROFIBUS (extension of the bus cycle time) and non-configured connections | | 3 | From the <b>Station</b> menu, choose the <b>Save and Compile</b> command. Close the hardware editor | The hardware configuration is compiled and saved, and the editor is closed. | Configure the S7-300 CPU as shown below: | Stage | Procedure | Result | |-------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | 1 | In SIMATIC Manager, select the <b>Getting Started</b> project in the left-hand part of the window. | Getting Started — D:\Si X Getting Started Getting Started Getting Started FI 2005 FMP(1) FROFIBUS(1) Sources Blocks | | 2 | Insert a new S7-300 station in the project as described in step 4, stage 4. | Getting Started — D:\Si □ X Getting Started Getting Started FI 2005 FI MPI(1) Sources Blocks SIMATIC 300(1) | | 3 | In SIMATIC Manager, click the S7-300(1) station in the left-hand part of the window. | The <b>Hardware</b> icon appears in the right-hand part of the window. | | 4 | Double-click the <b>Hardware</b> icon in the right-hand part of the window. | The hardware editor is opened. | Step 9: Programming the IM 151/CPU and the S7-300 CPU | Stage | Procedure | Result | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--| | 1 | Navigate in SIMATIC Manager to the block con of the ET 200S. Double-click the <b>OB1</b> icon in the right-hand part the window. | edit block OB1. | | | 2 | Add to OB1 of the IM 151/CPU as shown below | <i>y</i> : | | | | LAD/STL/FBD - [OB1 — Getting Started\ET 200S\IM151 / CPU] File Edit Insert PLC Debug View Options Window Help BY B | | | | | Address Declaration Name | Type Start value Comm | | | | 0.0 temp OB1 EV CLASS | BYTE Bits | | | | Network 1: IM internal, ANDing of I1.0 I1.1 Network 2: Intermediate storage of | Q2.0<br>———————————————————————————————————— | | | | Network 3: Query of status of M 12 M12.0 | Q2.1<br>()—— | | | | Network 4: PQB12 of the S7-300 CPU | J is queried via MB 12-PIB128 | | | | PIB128 — IN OUT MB12 | MB13 — IN OUT PQB128 | | | 3 | Navigate in SIMATIC Manager to the block container of the S7-300. Double-click the <b>OB1</b> icon in the right-hand part of the window. | The LAD/FBD/STL editor is opened to edit block OB1. | | **How it works:** The status of the switch connected to I1.1 of the S7-300 is queried and temporarily stored in memory marker M13.0. The entire MB13 memory byte is transferred to the PQB12 I/O output byte. You specified in the hardware configuration in step 8 – Configuring the S7-300 (stage 9) – that the area from PQW12 to PQW44 in the S7-300 CPU is to be assigned to the area from PIW128 to PIW160 in the IM 151/CPU. In the IM program, PIB128 is transferred to the MB12 memory byte. The memory marker M12.0 addresses output Q2.1. Step 10: Putting the IM 151/CPU and S7-300 into Operation and Carrying Out a Test Run | Stage | Procedure | Result | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Navigate in SIMATIC Manager to the block container of the S7-300, and insert an empty organization block with the name <i>OB86</i> in the block container. This block ensures that the S7-300 CPU will start even if the IM157/CPU is still indicating an I/O error. Generate OB82 in the same way. | Getting Started — D:\Siemens\St □ 🗶 Getting Started | | 2 | Make sure that the S7 and IM mode selectors are in the STOP position. | The IM 151/CPU and S7-300 CPU request a memory reset. | | | Switch on the PSs of the S7-300 and the ET 200S. | | | 3 | Reset the memory of the IM157/CPU as described in step 3, stage 3. | A memory reset is executed for the two CPUs. | | | Execute a memory reset for the S7-300 CPU as follows: | | | | Turn the mode selector to the <i>MRES</i> position.<br>Keep the mode selector in this position until the <i>STOP</i> LED lights up for the second time and stays on (this takes 3 seconds). | | | | Within the next 3 seconds you must turn the mode selector back to the <i>MRES</i> position. The <i>STOP</i> LED starts to flash rapidly and the CPU executes a memory reset. When the <i>STOP</i> LED comes on continuously again, the CPU has completed the memory reset. | | | 4 | In SIMATIC Manager, choose the <b>Download</b> command from the <b>PLC</b> menu to transfer the program and the hardware configuration to the S7-300 CPU. Click <b>Yes</b> in all the dialog boxes that appear. | The program and configuration are downloaded from the programming device to the CPU. | | 5a | Start the Setting the PG/PC Interface program as desc<br>configuration of the programming device/PC interface | cribed in step 3, stage 6. Change the as shown below: | | 11 | Operate the two switches of the S7-300 alternately. | The LEDs of the S7-300 inputs 1.1 and 1.2 light up alternately. | |----|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | | | The LED of the 5.4 output does not light up. | | 12 | Operate the two switches of the S7-300 simultaneously. | The LEDs of inputs 1.1 and 1.2 light up together. | | | | Because the two switches are ANDed in the program (=series connection) and assigned to the output 5.4, the LED of output 5.4 lights up. | | 13 | Operate the switch that is connected to I1.0 of the ET 200S. | The LEDs of the IM input 1.0 and the S7-300 output 5.0 light up. | | 14 | Operate the switch that is connected to I1.1 of the S7-300. | The LEDs of the S7-300 input 1.1 and the IM output 2.1 light up. | #### Note Each time the power is switched off and on again, the user program in the memory of the IM 151/CPU is deleted. To download the program again, you have the three following options: - 1. Download your program from the programming device to the IM 151/CPU. - 2. Store your program on the MMC in the IM 151/CPU (STEP 7: **PLC** menu, **Copy RAM to ROM** menu command). - Store your program on the MMC in the programming device (STEP 7: PLC menu, Save Project on PG Memory Card menu command), and insert the MMC in the IM 151/CPU. #### **Diagnostics and Debugging** Incorrect operation, incorrect wiring or incorrect hardware configuration can result in faults that the CPU indicates after a memory reset with the group error LED (SF). You can find out how to evaluate these errors and messages in the following manuals: - S7-300 Hardware and Installation; Section 8.3.2 - Programming with STEP 7 V5.0; Chapter 21 - IM 151/CPU Interface Module, Chapter 5 #### **Additional Help** We recommend that you also read the following Getting Started document: *Getting Started – First Steps with STEP 7 V5.0*. You can download all the manuals free of charge from the Siemens home page (Automation and Drives Customer Support). # **Configuration Frame and Parameter Assignment Frame for the ET 200S** By configuring the DP master you can specify which ID format should be used in the configuration frame: - Configuration in STEP 7 with HWConfig: Integration of the IM 151/CPU slave, during operation on the S7 master: Special ID format SKF - Configuration with another configuration tool: Integration of the IM 151/CPU slave via the DDB: Normal ID format AKF #### Configuration with STEP 7 V5.1 or Higher When you use an S7 master and configure and parameterize it with *STEP 7*, you are supported during input by *STEP 7* and by the online help system. You do **not** need the information in this appendix. ## **Configuration with Any Other Configuration Software** If you enter the address areas of the intermediate memory of the CPU using a configuration and parameter assignment frame, you will find the information you require for the IM 151/CPU in the following appendix. When the configuration is displayed, the ID format in the configuration frame is used. | Appendix | Contents | | |----------|---------------------------------------------|-----| | A.1 | Structure of the Configuration Frame (SKF) | A-2 | | A.2 | Structure of the Configuration Frame (AKF) | A-4 | | A.3 | Structure of the Parameter Assignment Frame | A-6 | ## A.1 Structure of the Configuration Frame (SKF) The length of the configuration frame depends on the number of address areas configured in the intermediate memory of the CPU component. The first 15 bytes in the configuration frame are already allocated because the first 3 identifiers of the 5-byte IDs are constant. Maximum area that can be displayed: 0-64 bytes/words of inputs, 0-64 bytes/words of outputs, an asymmetrical configuration is possible. The structure of the configuration frame in the special identifier format for the IM 151/CPU is as follows: Table A-1 Structure of the Configuration Frame in the special identifier format (SKF) | Cardinara d Addana a Arra | Byte | | | | | |---------------------------------------------|------|-------|------------|-------|-------| | Configured Address Area | n | n + 1 | n + 2 | n + 3 | n + 4 | | | 04 | 00 | 00 | QD | C4 | | Fixed range (byte 0 14) | 04 | 00 | 00 | 8B | 41 | | | 04 | 00 | 00 | 8F | C0 | | 1st configured address area (byte 15 19) | | | | | | | 2nd configured address area (byte 20 24) | | S | ee Table A | -2 | | | | | | | | | | 32nd configured address area (byte 170 174) | 4) | | | | | #### **Identifiers for the Address Areas** The identifiers for configuration depend on the type of the address area. The following table lists all the identifiers for the address areas. Table A-2 Identifiers for the Address Areas of the Intermediate Memory | | Identifiers (Hexadecimal) | | | | | |--------------|---------------------------|----------------|--------------------------------------------------|-----------------|-----------------| | Address Area | SFF | Length Byte | Manufacturer-Specific Data<br>Comment Length = 3 | | | | | Byte 0 | Byte 1 | Byte 2 | Byte 3 | Byte 4 | | Input | See Figure A-1 | See Figure A-2 | 00 <sub>H</sub> | 83 <sub>H</sub> | 40 <sub>H</sub> | | Output | | | 00 <sub>H</sub> | 93 <sub>H</sub> | 40 <sub>H</sub> | Figure A-1 Description of Byte 0 of the Address Area Identifiers Figure A-2 Description of Byte 1 of the Address Area Identifiers ## A.2 Structure of the Configuration Frame (AKF) #### **DDB (Device Database) File** If your DP master doesn't support the configuration frame in the special ID format (e.g. a non-SIMATIC DP master), you can obtain a DDB file with the normal ID format on the Internet at http://www.ad.siemens.de/csi/gsd (see also Section 5.1). ## Structure of the Configuration Frame The length of the configuration frame depends on the number of configured address areas of the intermediate memory of the CPU component. The first three bytes of the configuration frame are always "0". This represents the 3 fixed 1-byte identifiers. Maximum area that can be displayed: 0-16 bytes/words of inputs, 0-16 bytes/words of outputs, an asymmetrical configuration is possible. The structure of the configuration frame in the normal identifier format is as follows: Table A-3 Structure of the Configuration Frame in the Normal Identifier Format (AKF) | Configured<br>Address<br>Areas | Byte | |--------------------------------|-------------------------------------------------------------------------------| | 1. | 000000 | | 2. | 0000000 | | 3. | 0000000 | | 4. | 7 6 5 4 3 2 1 0 Bit no. Length of the input/output data in bytes or words +1 | | : | 01: input data<br>10: output data | | | 0: length in bytes 1: length in words | | 32nd | Consistency over 0: bytes or words 1: entire length | ## **Configuration Frame with the Default Setting for Address Areas** If you don't parameterize the IM 151/CPU and therefore don't specify any address areas for data transfer with the DP master, the IM 151/CPU will start up after commissioning with a default setting on the PROFIBUS-DP. In the figure below you will find the configuration frame for the default setting: - 16 words of input data; unit consistency (i.e. word) - 16 words of output data; unit consistency (i.e. word) Table A-4 Structure of the Configuration Frame with Default Setting for the Address Areas (Normal Identifier Format in Accordance with AKF) | Configured<br>Address<br>Areas | Byte | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1. | 0000000 | | 2. | 0000000 | | 3. | 00000000 | | 4. | 7 6 5 4 3 2 1 0 Bit no. 0 1 0 1 1 1 1 1 Length of the input data: 16 words Input data: Length specified in words Consistency over words | | 5. | 7 6 5 4 3 2 1 0 Bit no. 0 1 1 0 1 1 1 1 Length of the output data: 16 words Output data Length specified in words Consistency over words | ## A.3 Structure of the Parameter Assignment Frame All the parameterizable values of a DP slave are stored in the parameter assignment frame. #### **Structure of the Parameter Assignment Frame** The length of the parameter assignment frame for the IM 151/CPU is 16 bytes: - Standard section; bytes 0 to 6 - Parameters of the IM 151/CPU; bytes 7 to 15 #### Structure of the Standard Section The first 7 bytes of the parameter assignment frame are standardized to EN 50170, Volume 2, PROFIBUS and have the following contents: | Byte 0 | 08 <sub>H</sub> | Station status | |--------|-------------------------------------|---------------------------------| | Byte 1 | 01 <sub>H</sub> | Watchdog factor 1 | | Byte 2 | 06 <sub>H</sub> | Watchdog factor 2 | | Byte 3 | 0B <sub>H</sub> | Response delay T <sub>RDY</sub> | | Byte 4 | 80 <sub>H</sub> | Manufacturer ID, high-byte | | Byte 5 | 6C <sub>H</sub> and 6D <sub>H</sub> | Manufacturer ID, low-byte | | Byte 6 | 00 <sub>H</sub> | Group ID | | | | | Figure A-3 Standard Section of the Parameter Assignment Frame #### Structure of the General Parameters for the IM 151/CPU The length of the general parameters for the IM 151/CPU is 3 bytes. The following parameters can be set: Figure A-4 General Section of the Parameter Assignment Frame for the IM 151/CPU Instruction List This appendix contains the entire set of instructions available to you for programming the CPU component of the IM 151/CPU using *STEP 7*. The typical execution time is also specified for each instruction. You will find detailed descriptions of all the instructions, together with examples, in the STEP 7 programming manuals. #### Note In the case of indirect addressing (for examples see Appendix B.4), you have to add the time for loading the address of the instruction to the execution times (see Appendix B.5). #### Overview | Appendix | Contents | | |----------|----------------------------------------------------|------| | B.1 | Address Identifiers and Parameter Ranges | B-2 | | B.2 | Abbreviations | B-3 | | B.3 | Tab | B-3 | | B.4 | Addressing Examples | B-5 | | B.5 | Execution Times in the Case of Indirect Addressing | B-7 | | B.6 | Instruction List | B-13 | #### **Address Identifiers and Parameter Ranges B.1** | Ad-<br>dress<br>ID | Para-<br>meter<br>Range | Description | |--------------------|-------------------------|-------------------------------------------------------| | Q | 0.0 to<br>127.7 | Output (in PIO) | | QB | 0 to 127 | Output byte (in PIQ) | | QW | 0 to 126 | Output word (in PIQ) | | QD | 0 to 124 | Output double word (in PIQ) | | В | _ | Byte with general register-indirect addressing | | W | _ | Word with general register-indirect addressing | | D | _ | Double word with general register-indirect addressing | | DBX | 0.0 to<br>8191.7 | Data bit in data block | | DB | 1 to 127 | Data block | | DBB | 0 to<br>8191 | Data byte in DB | | DBW | 0 to<br>8190 | Data word in DB | | DBD | 0 to<br>8188 | Data double word in DB | | DIX | 0.0 to<br>8191.7 | Data bit in instance DB | | DI | 1 to 127 | Instance data block | | DIB | 0 to<br>8191 | Data byte in instance DB | | DIW | 0 to<br>8190 | Data word in instance DB | | DID | 0 to<br>8188 | Data double word in instance DB | | I | 0.0 to<br>127.7 | Input (in PII) | | IB | 0 to 127 | Input byte (in PII) | | IW | 0 to 126 | Input word (in PII) | | ID | 0 to 124 | Input double word (in PII) | | L | 0.0 to<br>255.7 | Local data | | LB | 0 to 255 | Local data byte | | LW | 0 to 254 | Local data word | | |-------------------------|-----------------|-------------------------------------|--| | LD | 0 to 252 | Local data double word | | | М | 0.0 to<br>255.7 | Memory markers | | | MB | 0 to 255 | Memory byte | | | MW | 0 to 254 | Memory word | | | MD | 0 to 252 | Memory double word | | | PQB | 0 to<br>1535 | Peripheral output byte | | | PQW | 0 to<br>1534 | Peripheral output word | | | PQD | 0 to<br>1535 | Peripheral output double word | | | PIB | 0 to<br>1535 | Peripheral input byte | | | PIW | 0 to<br>1534 | Peripheral input word | | | PID | 0 to<br>1532 | Peripheral input double word | | | Т | 0 to 127 | Timer | | | С | 0 to 63 | Counter | | | Para-<br>me-<br>ters | _ | Instruction addressed via parameter | | | B# | - | Constant, 2 or 4 bytes | | | D# | _ | IEC data constant | | | L# | _ | 32-bit integer constant | | | P# | _ | Pointer constant | | | S5T# | _ | S5 time constant (16 bits)* | | | T# | ** | Time constant (16/32 bits) | | | TOD# | _ | IEC time constant (32 bits) | | | C# | _ | Counter constant (16/32 bits) | | | 2# | _ | Binary constant (16/32 bits) | | | 16# | _ | Hexadecimal constant (16/32 bits) | | | * for loading S5 timers | | | | <sup>\*</sup> for loading S5 timers \*\* T # 1D\_5M\_3M\_1S\_2MS ## **B.2** Abbreviations The following abbreviations and mnemonics are used in the Instruction List: | Abbre-<br>viation | Stands for | Example | |-------------------|-------------------------------------------|------------| | k8 | 8-bit constant | 32 | | k16 | 16-bit constant | 62 531 | | k32 | 32-bit constant | 127 624 | | i8 | 8-bit integer | -155 | | i16 | 16-bit integer | +6523 | | i32 | 32-bit integer | -2 222 222 | | m | P#x.y (pointer) | P#240.3 | | n | Binary constant | 1001 1100 | | р | Hexadecimal constant | EA12 | | LABEL | Symbolic jump address (max. 4 characters) | DEST | ## B.3 Tab ## ACCU1 and ACCU2 (32 Bits) The accumulators are registers for processing bytes, words or double words. The address IDs are loaded into the accumulators, where they are logically gated. The result of the logic operation (RLO) is always in ACCU1. The accumulators are 32 bits long. Accumulator designations: | ACCU | | Bit | |----------|----------|---------------| | ACCU1 | ACCU2 | Bits 0 to 31 | | ACCU1-L | ACCU2-L | Bits 0 to 15 | | ACCU1-H | ACCU2-H | Bits 16 to 31 | | ACCU1-LL | ACCU2-LL | Bits 0 to 7 | | ACCU1-LH | ACCU2-LH | Bits 8 to 15 | | ACCU1-HL | ACCU2-HL | Bits 16 to 23 | | ACCU1-HH | ACCU2-HH | Bits 24 to 31 | ## Address Registers AR1 and AR2 (32 Bits) The address registers contain the area-specific or general addresses for instructions that use register-indirect addressing. The address registers are 32 bits long. The area-internal and/or area-crossing addresses have the following structure: · Area-internal address: 00000000 00000bb bbbbbbb bbbbxxx · Area-crossing address: 10000yyy 00000bbb bbbbbbbb bbbbbxxx Legend: b Byte address x Bit number y Area identifier (see Appendix B.4) ## **Status Word (16 Bits)** The status word bits are evaluated or set by the instructions. The status word is 16 bits long. | Bit | Assign-<br>ment | Description | |---------|-----------------|--------------------------------------| | 0 | /FC | First check bit * | | 1 | RLO | Result of (previous) logic operation | | 2 | STA | Status * | | 3 | OR | Or * | | 4 | os | Stored overflow | | 5 | OV | Overflow | | 6 | A0 | Condition code | | 7 | A1 | Condition code | | 8 | BR | Binary result | | 9<br>15 | Unassigned | _ | <sup>\*</sup> Bit cannot be evaluated in the user program with the L STW instruction, since it is not updated at program runtime. ## **B.4** Examples of Addressing | Addressing Examples | Description | |---------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Direct Addressing | | | L +27 | Load 16-bit integer constant "27" into ACCU1 | | L L#–1 | Load 32-bit integer constant "-1" into ACCU1 | | L 2#1010101010101010 | Load binary constant into ACCU1 | | L DW#16#A0F0 BCFD | Load hexadecimal constant into ACCU1 | | L 'END' | Load ASCII character into ACCU1 | | L T#500 ms | Load time value into ACCU1 | | L P#10.0 | Load area-internal pointer into ACCU1 | | L P#E20.6 | Load area-crossing pointer into ACCU1 | | L -2.5 | Load real number into ACCU1 | | L D#1997-01-20 | Load date | | L TOD#13:20:33.125 | Load time of day | | Direct Addressing | | | A I 0.0 | ANDing of input bit 0.0 | | L IB 1 | Load input byte 1 into ACCU1 | | L IW 0 | Load input word 0 into ACCU1 | | L ID 0 | Load input double word 0 into ACCU1 | | Indirect Addressing of Timers | s/Counters | | SP T [LW 8] | Start timer; the timer number is in local data word 8 | | CU C [LW 10] | Start counter; the counter number is in local data word 10 | | Area-Internal, Memory-Indire | ct Addressing | | A I [LD 12]<br>Example:<br>L P#22.2<br>T LD 12<br>A I [LD 12] | AND operation: The address of the input is in local data double word 12 as a pointer | | A I [DBD 1] | AND operation: The address of the input is in data double word 1 of the DB as a pointer | | A Q [DID 12] | AND operation: The address of the output is in data double word 12 of the instance DB as a pointer | | A Q [MD 12] | AND operation: The address of the output is in memory marker double word 12 as a pointer | | Area-Internal, Memory-Indire | ct Addressing | | A I [AR1,P#12.2] | AND operation: The address of the input is calculated from the pointer value in AR1 + P#12.2 | | Addressing | Examples | Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|--| | Area-Crossing, Memory-Indirect Addressing | | | | | For area-crossing, register-indirect addressing, bits 24 to 26 of the address must also contain an area identifier. The address is in the address register. | | | | | Area | Coding | Area | | | identifier | Binary | Hex. | | | Р | 1000 0 <b>000</b> | 80I/O area | | | I | 1000 0 <b>001</b> | 81Input area | | | Q | 1000 0 <b>010</b> | | | | M | 1000 0 <b>011</b> | 83Memory marker area | | | DB | 1000 0 <b>100</b> | 84Data area | | | DI | 1000 0 <b>101</b> | 85Instance data area | | | L | 1000 0 <b>110</b> | 86Local data area | | | VL | 1000 0 <b>111</b> | 87Predecessor local data area (access to | | | | | local data of the calling block; | | | | | see page B-5) | | | L B [AR1,P#8. | 0] | Load byte into ACCU1: The address is calculated from the pointer value in AR 1 + P#8.0 | | | A [AR1,P#32.3 | 3] | AND operation: The address of the address ID is calculated from the "pointer value in AR1 + P#32.3" | | | Addressing Via Parameters | | | | | A Parameter | | Addressing via parameters | | ## **Calculating Pointers** Here are 2 examples of how to calculate pointers: ## Example for the sum of the bit addresses $\leq 7$ : LAR1 P#8.2 A I [AR1,P#10.2] Result: Input 18.4 is addressed (by adding the byte and bit addresses) ## Example for the sum of the bit addresses > 7: L MD 0 Random pointer, e.g. P#10.5 LAR1 A I [AR1,P#10.7] Result: Input 21.4 is addressed (by adding the byte and bit addresses with carryover) ## **B.5** Execution Times with Indirect Addressing #### **Two-Part Statement** A statement with indirectly addressed instructions consists of 2 parts: Part 1: Loading the Address of the Address ID Part 2: Executing the Instruction In other words, you must calculate the execution time of a statement with indirectly addressed instructions from these two parts. ## **Calculating the Execution Time** The total execution time is calculated as follows: Time required for loading the address execution time of the instruction Total execution time of the instruction The execution times given in Appendix B.6 and the following chapters are the execution times for the second part of a statement (i.e. for the actual execution of an instruction). You then have to add the time required for loading the address of the instruction to this execution time. ## **Loading an Address** The execution time for loading the address of the instruction from the various areas is shown in the following table. | Address Is In | Execution Time in μs | |---------------------------------------------|----------------------| | Memory marker area M<br>Word<br>Double word | 0.8<br>2.1 | | Data block DB/DX<br>Word<br>Double word | 3.0<br>4.1 | | Local data area L<br>Word<br>Double word | 0.9<br>2.2 | | AR1/AR2 (area-internal) | 1.7 | | AR1/AR2 (area-crossing) | 3.2 | | Address Is In | Execution Time in $\mu$ s | |---------------------------------------------------------------------------|---------------------------| | Parameter (word) for: • Timers • Counters • Block calls | 2.1 | | Parameter (double word)<br>for:<br>Bits, bytes, words<br>and double words | 4.3 | ## B.5.1 Example of Memory-Indirect, Area-Internal Addressing ## **Example** Example: A I [DBD 12] ## Step 1 Load the contents of DBD 12 | Address Is In | Execution Time in μs | |---------------------------------------------|----------------------| | Memory marker area M<br>Word<br>Double word | 0.8<br>2.1 | | Data block DB/DX<br>Word<br>Double word | 3.0<br>4.1 | ## Step 2 ANDing of the addressed input (the execution time is in Appendix B.6 and the following chapters). | Typical Execution Time in μs | | | |------------------------------|---------------------|--| | Direct Addressing | Indirect Addressing | | | 0.3 | 1.6+ | | | : | Time for : A I | | ## **Total Execution Time** This results in a total execution time of: ## B.5.2 Example of Register-Indirect, Area-Internal Addressing ## **Example** A I [AR1, P#34.3] ## Step 1 Load the contents of AR1 and increment it by the offset 34.3 | Address Is In | Execution Time in μs | |-------------------------|----------------------| | : | : | | AR1/AR2 (area-internal) | 1.7 | | : | : | ## Step 2 ANDing of the addressed input (the execution time is in Appendix B.6 and the following chapters). | Typical Execution Time in μs | | | |------------------------------|---------------------|--| | Direct Addressing | Indirect Addressing | | | 0.3 | Time for : | | ## **Total Execution Time** This results in a total execution time of: Total execution time: ### B.5.3 Example of Memory-Indirect, Area-Crossing Addressing ### **Example** U [AR1, P#23.1] ... with P#E 1.0 in the AR1 ### Step 1 Load the contents of AR1 and increment it by the offset 23.1 | Address Is In | Execution Time in μs | |-------------------------|----------------------| | : | : | | AR1/AR2 (area-crossing) | 3.2 | | : | : | ### Step 2 ANDing of the addressed input (the execution time is in Appendix B.6 and the following chapters). | Typical Execu | ition Time in μs | |-------------------|---------------------| | Direct Addressing | Indirect Addressing | | 0.3 | 1.6+ | | : | Time : for A I | #### **Total Execution Time** This results in a total execution time of: Total execution time: ### **B.5.4** Example of Addressing Via Parameters ### **Example** A parameter ... with I 0.5 in the block parameter list ### Step 1 Loading the I 0.5 addressed via the parameter. | Address Is In | Execution Time in μs | |-------------------------|----------------------| | : | : | | : | : | | Parameter (double word) | 4.3 | ### Step 2 ANDing of the addressed input (the execution time is in Appendix B.6 and the following chapters). | Typical Execut | Typical Execution Time in μs | | | | | | | | | | | | |-------------------|------------------------------|--|--|--|--|--|--|--|--|--|--|--| | Direct Addressing | Indirect Addressing | | | | | | | | | | | | | 0.3 | Time for : | | | | | | | | | | | | #### **Total Execution Time** This results in a total execution time of: Total execution time: 4.3 μs + 1.6 μs = 5.9 μs # **B.6** Bit Logic Instructions Examination of the signal state of the addressed instruction and gating of the result with the RLO in accordance with the appropriate logic function. | Instru-<br>ction | Address ID | Descri | otion | | | i | ngth<br>in<br>ords | Direct | | | n Time in<br>Indirect<br>dressi | Ad- | | | |------------------|----------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|------------|------------------------|--------------------------|--------------------------|-----|---------------------------------|-----|--|--| | A | I/O<br>M<br>L<br>DBX/DIX | AND Input/output Memory markers Local data bit Data bit | | | | 1' | **/2<br>**/2<br>2<br>2 | C | ).3<br>).6<br>).9<br>!.8 | | 1.6+<br>1.7+<br>1.8+<br>2.5+ | | | | | | [AR1,m]<br>[AR2,m]<br>Parameters | I/Q/M/L/DBX/DIX (addressed<br>(area-crossing) via AR1/AR2 or<br>via parameter) | | | | | 2 | | _<br>_<br>_ | | + + + + | | | | | AN | I/O<br>M<br>L<br>DBX/DIX | AND NOT<br>Input/output<br>Memory markers<br>Local data bit<br>Data bit | | | | | 2 | 0.5<br>0.8<br>1.0<br>3.1 | | | 1.9+<br>2.1+<br>2.2+<br>2.8+ | | | | | | [AR1,m]<br>[AR2,m]<br>Parameters | I/Q/M/L/DBX/DIX (<br>(area-crossing) via<br>via parameter) | | | | 2 | | -<br>-<br>- | | | _<br>_<br>_ | | | | | | ord for: A, A | | BR | A1 | Α | .0 | OV | os | OR | STA | | /FC | | | | | on depends on | : | - | - | - | _ | _ | - | Yes | - | Yes | Yes | | | | Instruction | on controls: | | _ | _ | - | - | _ | _ | Yes | Yes | Yes | 1 | | | | 0 | I/O<br>M<br>L<br>DBX/DIX | OR Input/output Memory markers Local data bit Data bit | ut/output<br>mory markers<br>al data bit | | | | **/2<br>**/2<br>2<br>2 | 0 | 0.3<br>0.7<br>0.9 | | 1.6+<br>1.7+<br>1.8+<br>2.5+ | | | | | | [AR1,m]<br>[AR2,m]<br>Parameters | I/Q/M/L/DBX/DIX (<br>(area-crossing) via<br>parameter) | | | via | | 2 | | -<br>-<br>- | | +<br>+<br>+ | | | | | ON | I/O<br>M<br>L<br>DBX/DIX | OR NOT<br>Input/output<br>Memory markers<br>Local data bit<br>Data bit | utput 1**/2 0.5 y markers 1**/2 0.8 ata bit 2 2.0 | | | 1**/2<br>2 | | | | | 1.6+<br>2.0+<br>2.2+<br>2.8+ | | | | | | [AR1,m]<br>[AR2,m]<br>Parameters | I/Q/M/L/DBX/DIX (<br>(area-crossing) via<br>parameter) | | via | | 2 | | -<br>-<br>- | + + + | | | | | | | Status w | ord for: O, O | N | BR | A1 | Α | .0 | OV | OS | OR | STA | RLO | /FC | | | | Instruction | on depends on | : | _ | _ | - | | _ | _ | _ | _ | Yes | Yes | | | | Instruction | on controls: | | _ | _ | - | _ | - | _ | 0 | Yes | Yes | 1 | | | <sup>\* +</sup> time for loading the address of the instruction <sup>\*\*</sup> With direct instruction addressing | Instru-<br>ction | Address ID | Descr | iption | iption | | Lengt<br>in<br>Words | Direc | ical Exe<br>t Addre<br>sing | | tion Time in μs<br>Indirect Ad-<br>dressing* | | | |------------------|----------------------------------|------------------------------------------------------------------------------|--------|--------|-----|----------------------|-------|-----------------------------|-----|----------------------------------------------|----------|--| | X | I/O<br>M<br>L<br>DBX/DIX | EXCLUSIVE OR<br>Input/output<br>Memory markers<br>Local data bit<br>Data bit | | | | 2 | | 0.3<br>0.7<br>0.9<br>2.9 | | 1.6-<br>1.7-<br>1.9-<br>2.5- | <b>+</b> | | | | [AR1,m]<br>[AR2,m]<br>Parameters | I/Q/M/L/DBX/DIX (area-crossing) via parameter) | | | via | 2 | | _<br>_<br>_ | | 2.5+<br>+<br>+<br>+ | | | | XN | I/O<br>M<br>L<br>DBX/DIX | EXCLUSIVE OR Nonput/output Memory markers Local data bit Data bit | TON | | | 2 | | 0.5<br>0.8<br>1.0<br>3.1 | | 1.9-<br>2.0-<br>2.2-<br>2.8- | <b>+</b> | | | | [AR1,m]<br>[AR2,m]<br>Parameters | I/Q/M/L/DBX/DIX (area-crossing) via parameter) | | | via | 2 | | _<br>_<br>_ | | +<br>+<br>+ | | | | Status we | tus word for: X, XN | | BR | A1 | AC | OV | OS | OR | STA | RLO | /FC | | | Instruction | Instruction depends on: | | _ | _ | - | _ | _ | _ | _ | Yes | Yes | | | Instructio | n controls: | | _ | _ | _ | _ | - | 0 | Yes | Yes Yes | | | <sup>\* +</sup> time for loading the address of the instruction # **B.7** Logic Instructions with Parenthetical Expressions Saving of the BR, RLO and OR bits and a function identifier (A, AN, ...) to the nesting stack. 7 nesting levels are possible per block. | Instruc-<br>tion | Ad-<br>dress<br>ID | Descr | Description | | | | | ypical | ion Tin | ne in | | | |------------------|-------------------------|----------------------------|---------------------------------------------------------------------------------------------------------|---------|-----|----|-------|--------|---------|-------|-----|--| | A( | | AND left parenthesis | | | | 1 | | 1.7 | | | | | | AN( | | AND NOT left parent | hesis | | | 1 | 1 1.7 | | | 1.7 | | | | O( | | OR left parenthesis | | | | 1 | | | 1.7 | | | | | ON( | | OR NOT left parenth | R NOT left parenthesis | | | | 1 | | | | | | | X( | | EXCLUSIVE OR left | XCLUSIVE OR left parenthesis | | | | | | 1.7 | | | | | XN( | | EXCLUSIVE OR NO | T left pa | arenthe | sis | 1 | | 1.7 | | | | | | Status wo | rd for: A( | (, AN(, O(, ON(, X(,<br>N( | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction | n depends | on: | Yes | - | - | - | - | Yes | - | Yes | Yes | | | Instruction | n controls: | | _ | _ | _ | _ | - | 0 | 1 | _ | 0 | | | ) | | the nesting stack, ga | parenthesis, removing an entry from 1 1.9 esting stack, gating the RLO with the nt RLO in the processor | | | | | | | | | | | Status wo | Status word for: ) | | | | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction | Instruction depends on: | | | _ | _ | - | _ | _ | - | Yes | _ | | | Instruction | Instruction controls: | | | _ | - | - | _ | Yes | 1 | Yes | 1 | | # **B.8** ORing of AND Operations The ORing of AND functions is carried out according to the principle: AND before OR. | In-<br>struc-<br>tion | Address<br>ID | Desc | ription | | | Len<br>ir<br>Wo | ັ ່ | Typical Execution Time in μs | | | | |-------------------------|---------------|--------------------------------------------|---------|----|----|-----------------|-------|------------------------------|-----|-----|-----| | 0 | | The ORing of AND fu according to the princ | | | | 1 | | 0.5 | | | | | Status v | vord for: O | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruction depends on: | | | _ | 1 | _ | _ | _ | Yes | _ | Yes | Yes | | Instruction controls: | | | - | _ | _ | _ | _ | Yes | 1 | - | Yes | # **B.9** Logic Instructions with Timers and Counters Querying of the signal state of the addressed timer/counter and gating of the result with the RLO in accordance with the corresponding function. | Instru-<br>ction | Address ID | Descrip | otion | | | i | ngth<br>in<br>ords | Direct A | | | Ir | Time ir<br>ndirect<br>dressir | Ad- | |------------------|-------------------------------|---------------------------------------|----------|---------|-------|-------|--------------------|------------|----------|--------------|--------------|-------------------------------|-----| | Α | T<br>C | AND timer<br>AND counter | | | 1**/2 | | 0.9<br>0.6 | | | 2.1+<br>1.8+ | | | | | | Timer para.<br>Counter p. | AND timer/counter parameter) | (addre | ssed vi | а | | 2 | _<br>_ | | | + + | | | | AN | T<br>C | AND NOT timer<br>AND NOT counter | | | | | **/2 | - | .1<br>.9 | | | 2.3+<br>2.1+ | | | | Timer para.<br>Counter p. | AND NOT timer/co | | addres- | - | | 2 | | _ | | | + | | | Status w | ord for: A, A | N | BR | A1 | P | 40 | OV | OS | OR | S | TA | RLO | /FC | | Instruction | on depends on | : | _ | _ | | _ | _ | - | Yes | | Yes | | | | Instruction | on controls: | | _ | _ | | _ | _ | - | Yes | Υ | es | Yes | 1 | | 0 | T<br>C | OR timer<br>OR counter | | | | 1**/2 | | 0.9<br>0.6 | | | 2.1+<br>1.8+ | | | | | Timer para.<br>Counter p. | OR timer/counter ( parameter) | addres | sed via | | | 2 | | _ | | | + | | | ON | T<br>C | OR NOT timer<br>OR NOT counter | | | | 1' | **/2 | 1.1<br>0.9 | | | 2.3+<br>2.1+ | | | | | Timer para.<br>Counter p. | OR NOT timer/cou | ınter (a | ddress | ed | | 2 | | _ | | | + | | | Х | T<br>C | EXCLUSIVE OR to | | | | | 2 | _ | .9<br>.6 | | | 2.1+<br>1.8+ | | | | Timer para.<br>Counter p. | EXCLUSIVE OR ti<br>(addressed via par | | | | | 2 | | _ | | | + | | | XN | T<br>C | EXCLUSIVE OR N | | | | | 2 | | .1<br>.9 | | | 2.3+<br>2.1+ | | | | Timer para.<br>Counter p. | EXCLUSIVE OR Noter (addressed via | | | า- | | 2 | - | _ | | | | | | Status w | Status word for: O, ON, X, XN | | | A1 | P | ۸0 | OV | OS | OR | S | TA | RLO | /FC | | Instruction | nstruction depends on: | | _ | _ | | - | _ | - | - | | _ | Yes | Yes | | Instruction | nstruction controls: | | | _ | | - | - | - | 0 | Υ | 'es | Yes | 1 | <sup>\* +</sup> time for loading the address of the instruction <sup>\*\*</sup> With direct instruction addressing # **B.10** Logic Instructions with the Contents of Accumulator 1 Gating of the contents of ACCU1 or ACCU1-L with a word or double word in accordance with the appropriate function. The word or double word is either a constant in the instruction or in ACCU2. The result is in ACCU1 or ACCU1-L. | In-<br>struc-<br>tion | Address<br>ID | Description | ı | | ngth<br>in<br>ords | Ту | /pical E | Executi | ion Tim | ne in μs | i . | |-----------------------|-------------------------------------------------|---------------------|--------------------|-------|--------------------|-----|----------|---------|---------|----------|-----| | AW | | AND ACCU2-L | | | 1 | | | 0.0 | 6 | | | | | k16 | AND 16-bit constant | | | 2 | | | 0.9 | 9 | | | | OW | | OR ACCU2-L | | | 1 | | | 0.0 | 6 | | | | | k16 | OR 16-bit constant | | | 2 | 0.9 | | | | | | | XOW | | EXCLUSIVE OR ACC | CU2-L | | 1 | | | 6 | | | | | | k16 | EXCLUSIVE OR 16-b | oit con- | on- 2 | | | | 0.9 | 9 | | | | AD | | AND ACCU2 | | 1 | 2.0 | | | | | | | | | k16 | AND 16-bit constant | pit constant 3 2.3 | | | | | | | | | | OD | | OR ACCU2 | | | 1 | | 2.0 | | | | | | | k16 | OR 16-bit constant | | | 3 | | | 2.3 | 3 | | | | XOD | | EXCLUSIVE OR ACC | CU2 | | 1 | 2.0 | | | | | | | | k16 | EXCLUSIVE OR 16-b | oit con- | | 3 | | | 2.3 | 3 | | | | - 10.110.0 | Status word for:<br>AW, OW, XOW, AD,<br>OD, XOD | | | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | nstruction depends on: | | | _ | - | _ | _ | _ | _ | - | _ | | Instruct | nstruction controls: | | | Yes | 0 | 0 | _ | _ | _ | _ | _ | # **B.11 Logic Instructions with Condition Code Bits** Examination of the signal state of the specified conditions and gating of the result with the RLO in accordance with the appropriate logic function. | In-<br>struc-<br>tion | Address<br>ID | De | escripti | on | | | Leng<br>ir<br>Wor | 1 | Typical Execution Time in μs 0.6 0.9 0.9 0.6 0.6 0.6 | | | |-----------------------|---------------|-------------------------------------------------|----------|--------|----------|-----|-------------------|-----|------------------------------------------------------------|---------|-----| | Α | ==0 | AND result=0<br>(CC 1=0) and (CC 0= | :0) | | | | 1 | | 0.9<br>0.9<br>0.6 | | | | | >0 | AND result>0<br>(CC 1=1) and (CC 0= | 0=0) | | | | 0.9 | | | | | | | <0 | AND result<0 1 0.9 (CC 1=0) and (CC 0=1) | | | | | | | 0.9 | | | | | <>0 | AND result ≠ 0<br>((CC 1=0) and (CC 0=<br>0=0)) | =1) or ( | CC 1=1 | l) and ( | СС | 1 | | | 0.6 | | | | <=0 | AND result<=0<br>((CC 1=0) and (CC 0=0=0)) | =1) or ( | CC 1=0 | )) and ( | СС | 1 | | | 0.6 | | | | >=0 | AND result>=0<br>((CC 1=1) and (CC 0=<br>0=0)) | =0) or ( | CC 1=0 | )) and ( | СС | 1 | | | 0.6 | | | | AO | AND unordered (CC 1=1) and (CC 0= | :1) | | | | 1 | | | 0.6 | | | | os | AND OS=1 | | | | | 1 | | | 0.3 | | | | BR | AND BR=1 | | | | | 1 | | 0.3 | | | | | OV | AND OV=1 | | | | | 1 | | 0.3 | | | | Status | word for: A | condition | BR | A1 | A0 | OV | OS | OR | STA | STA RLO | | | Instruct | ion depends | on: | Yes | Yes | Yes | Yes | Yes | Yes | _ | Yes | Yes | | Instruct | ion controls: | | _ | _ | _ | | - | Yes | Yes | Yes | 1 | | In-<br>struc-<br>tion | Address<br>ID | De | escript | ion | | | Len<br>ir<br>Wo | ì | Typica<br>Tin | l Execu<br>ne in με | | | |-----------------------|---------------------------|-----------------------------------------------------|----------|--------|----------|-----|-----------------|-----|---------------|---------------------|-----|--| | AN | ==0 | AND NOT result=0<br>(CC 1=0) and (CC 0= | :0) | | | | 1 | | | 0.6 | | | | | >0 | AND NOT result>0<br>(CC 1=1) and (CC 0= | :0) | | | | 1 | | | 0.9 | | | | | <0 | AND NOT result<0 (CC 1=0) and (CC 0= | | | | | | | | | | | | | <>0 | AND NOT result ≠ 0<br>((CC 1=0) and (CC 0=<br>0=0)) | =1) or ( | CC 1=1 | l) and ( | СС | 1 | | | 0.9 | | | | | <=0 | AND NOT result<=0<br>((CC 1=0) and (CC 0=<br>0=0)) | =1) or ( | CC 1=0 | )) and ( | СС | 1 | | | 0.3 | | | | | >=0 | AND NOT result>=0<br>((CC 1=1) and (CC 0=<br>0=0)) | =0) or ( | CC 1=0 | )) and ( | СС | 1 | | | 0.3 | | | | | AO | AND NOT unordered (CC 1=1) and (CC 0= | | | | | 1 | | | 0.9 | | | | | OS | AND NOT OS=1 | | | | | 1 | | | 0.6 | | | | | OV | AND NOT OV=1 | | | | | 1 | | | 0.6 | | | | | BR | AND NOT BR=1 | | | | | 1 | | 0.6 | | | | | Status | word for: A | N condition | BR | A1 | A0 | OV | OS | OR | STA | RLO | /FC | | | Instruct | ion depends | on: | Yes | Yes | Yes | Yes | Yes | Yes | _ | Yes | Yes | | | Instruct | ion controls: Yes Yes Yes | | | | Yes | 1 | | | | | | | | In-<br>struc-<br>tion | Address<br>ID | Desc | ription | | | Len<br>ir<br>Wo | ı | Typical | Execu<br>μs | | me in | |-----------------------|------------------------------|----------------------------------------------------|----------|--------|--------|-----------------|-----|---------|-------------|-----|-------| | 0 | ==0 | OR result=0<br>(CC 1=0) and (CC 0= | :0) | | | 1 | | 0.6 | | | | | | >0 | OR result>0<br>(CC 1=1) and (CC 0= | :0) | | | 1 | | | 0.9 | ) | | | | <0 | OR result<0<br>(CC 1=0) and (CC 0= | =1) | | 1 | 1 | | 0.9 | ) | | | | | <>0 | OR result ≠ 0<br>((CC 1=0) and (CC 0=<br>(CC 0=0)) | =1) or ( | CC 1=1 | ) and | 1 | | | 0.6 | 3 | | | | <=0 | OR result<=0<br>((CC 1=0) and (CC 0=<br>(CC 0=0)) | =1) or ( | CC 1=0 | )) and | 1 | | | 0.6 | 5 | | | | >=0 | OR result>=0<br>((CC 1=1) and (CC 0=<br>(CC 0=0)) | =0) or ( | CC 1=0 | )) and | 1 | | | 0.6 | 3 | | | | AO | OR unordered (CC 1=1) and (CC 0= | :1) | | | 1 | | 0.6 | | | | | | os | OR OS=1 | | | | 1 | | 0.3 | | 3 | | | | OV | OR OV=1 | | | 1 | | 0.3 | | 3 | | | | | BR OR BR=1 | | | | | 1 | | | 0.3 | 3 | | | Status | Status word for: O condition | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction depends on: | | | Yes | Yes | Yes | Yes | _ | _ | Yes | Yes | | Instruction controls: | | | _ | _ | _ | ı | _ | 0 | Yes | Yes | 1 | | In-<br>struc-<br>tion | Address<br>ID | Desc | ription | | | Len<br>ir<br>Wo | ì | Typical | Execu<br>μs | | ne in | |-----------------------|-------------------------|--------------------------------------------------------|---------------------|--------|--------|-----------------|-----|---------|-------------|----------|-------| | ON | ==0 | OR NOT result=0<br>(CC 1=0) and (CC 0= | :0) | | | 1 | | | 0.6 | 3 | | | | >0 | OR NOT result>0<br>(CC 1=1) and (CC 0= | :0) | | | 1 | | | 0.9 | 0.9 | | | | <0 | OR NOT result<0<br>(CC 1=0) and (CC 0= | =1) | | | 1 | 0.9 | | | ) | | | | <>0 | OR NOT result ≠ 0<br>((CC 1=0) and (CC 0=<br>(CC 0=0)) | =1) or ( | CC 1=1 | l) and | 1 | | | 0.9 | ) | | | | <=0 | OR NOT result<=0<br>((CC 1=0) and (CC 0=0) | =1) or ( | CC 1=( | )) and | 1 | | | 0.3 | 3 | | | | >=0 | OR NOT result>=0<br>((CC 1=1) and (CC 0=<br>(CC 0=0)) | 0=0) or (CC 1=0) ar | | )) and | 1 | | | 0.3 | 3 | | | | AO | OR NOT unordered (CC 1=1) and (CC 0= | :1) | | | 1 | | | 0.9 | ) | | | | os | OR NOT OS=1 | | | | 1 | | | 0.6 | <b>i</b> | | | | OV | OR NOT OV=1 | | | | 1 | | 0.6 | | 6 | | | | BR | OR NOT BR=1 | | | | 1 | | | 0.6 | 6 | | | Status | word for: O | N condition | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | Instruction depends on: | | Yes | Yes | Yes | Yes | Yes | _ | _ | Yes | Yes | | Instruction controls: | | | _ | _ | _ | _ | _ | 0 | Yes | Yes | 1 | | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Woı | ì | Typical | Execu<br>μs | | ne in | |-----------------------|------------------------------|--------------------------------------------------------|-------------|--------|--------|------------------|-----|---------|-------------|-----|-------| | X | ==0 | EXCLUSIVE OR resu<br>(CC 1=0) and (CC 0= | | | | 1 | | | 0.6 | 3 | | | | >0 | EXCLUSIVE OR resu<br>(CC 1=1) and (CC 0= | | | | 1 | | | 0.9 | ) | | | | <0 | EXCLUSIVE OR resu<br>(CC 1=0) and (CC 0= | | | | 1 | | 0.9 | | | | | | <>0 | EXCLUSIVE OR resu<br>((CC 1=0) and (CC 0=<br>(CC 0=0)) | | CC 1=1 | l) and | 1 | | | 0.6 | 5 | | | | <=0 | EXCLUSIVE OR resu<br>((CC 1=0) and (CC 0=<br>(CC 0=0)) | | CC 1=0 | )) and | 1 | | | 0.6 | 5 | | | | >=0 | EXCLUSIVE OR resu<br>((CC 1=1) and (CC 0=<br>(CC 0=0)) | | CC 1=0 | )) and | 1 | | | 0.6 | 6 | | | | AO | EXCLUSIVE OR uno (CC 1=1) and (CC 0= | | | | 1 | | | 0.6 | 3 | | | | os | EXCLUSIVE OR OS= | =1 | | | 1 | | | 0.3 | 3 | | | | OV | EXCLUSIVE OR OV= | <u>'</u> =1 | | 1 | 1 | | 0.3 | 0.3 | | | | | BR | EXCLUSIVE OR BR= | :1 | | | 1 | | | 0.3 | 3 | | | Status | Status word for: X condition | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | Yes | Yes | Yes | Yes | Yes | _ | _ | Yes | Yes | | Instruct | Instruction controls: | | _ | _ | _ | _ | _ | 0 | Yes | Yes | 1 | | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Wo | ı | Typical | Execu<br>μs | | me in | |-----------------------|-------------------------------|-------------------------------------------------|---------|-------|--------|-----------------|-----|---------|-------------|-----|-------| | XN | ==0 | EXCLUSIVE OR NOT (CC 1=0) and (CC 0= | | =0 | | 1 | | | 0.6 | 6 | | | | >0 | EXCLUSIVE OR NOT (CC 1=1) and (CC 0= | | >0 | | 1 | | | 0.9 | ) | | | | <0 | EXCLUSIVE OR NOT (CC 1=0) and (CC 0= | | | | 1 | | | 0.9 | ) | | | | <>0 | EXCLUSIVE OR NOT ((CC 1=0) and (CC 0= (CC 0=0)) | | | l) and | 1 | | | 9.0 | ) | | | | <=0 | EXCLUSIVE OR NOT ((CC 1=0) and (CC 0= (CC 0=0)) | | | )) and | 1 | | | 0.3 | 3 | | | | >=0 | EXCLUSIVE OR NOT ((CC 1=1) and (CC 0= (CC 0=0)) | | | )) and | 1 | | | 0.3 | 3 | | | | AO | EXCLUSIVE OR NOT (CC 1=1) and (CC 0= | | lered | | 1 | | 0.9 | | ) | | | | OS | EXCLUSIVE OR NO | ΓOS=1 | | | 1 | | | 0.6 | 6 | | | | OV | EXCLUSIVE OR NO | Γ OV=1 | | | 1 | | | | 0.6 | | | | BR EXCLUSIVE OR NO | | | | | 1 | | | 0.6 | 6 | | | Status | Status word for: XN condition | | | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | Instruction depends on: | | Yes | Yes | Yes | Yes | Yes | _ | _ | Yes | Yes | | Instruct | Instruction controls: | | | _ | _ | _ | _ | 0 | Yes | Yes | 1 | # **B.12** Edge-Triggered Instructions Detection of an edge change. The current signal state of the RLO is compared with the signal state of the instruction or "edge memory marker". FP detects an edge change from "0" to "1". FN detects an edge change from "1" to "0". | In-<br>stru- | Address | _ | | | | Leng<br>in | th | ГурісаІ | Execu<br>μs | tion Tin | ne in | |--------------|--------------------------------------------------------------|----------------------------------------------------------------------------|----------|---------|----|------------|----|------------------------------------|-------------|------------------------------------|-------------| | ction | ID | Descr | iption | | | Word | ds | Direct <i>A</i><br>dressir | | Indirec<br>dress | | | FP | I/O<br>M<br>L<br>DBX/DIX<br>[AR1,m]<br>[AR2,m]<br>Parameters | Detection of the rising<br>The bit addressed in a<br>uxiliary edge memor | the inst | ruction | | 2 | | 0.8<br>1.5<br>1.6<br>4.0<br>– | | 2.4<br>2.7<br>2.7<br>3.6<br>+<br>+ | + 7 + | | FN | I/O<br>M<br>L<br>DBX/DIX<br>[AR1,m]<br>[AR2,m]<br>Parameters | Detection of the falling<br>The bit addressed in a<br>auxiliary edge memor | the inst | ruction | | 2 | | 1.0<br>1.6<br>1.7<br>4.1<br>-<br>- | | 2.6<br>2.8<br>2.8<br>3.7<br>+<br>+ | +<br>+<br>+ | | Status | word for: FI | P, FN | BR | A1 | A0 | 0 | os | OR | STA | RLO | /FC | | Instruct | ion depends | ends on: | | _ | 1 | 1 | _ | _ | _ | Yes | _ | | Instruct | Instruction controls: | | | _ | _ | _ | _ | 0 | Yes | Yes | 1 | <sup>\* +</sup> time for loading the address of the instruction # **B.13** Setting/Resetting Bit Addresses Assignment of the value "1" or "0" or the RLO to the addressed instruction. The instructions can be dependent on the MCR. | In-<br>stru- | Address | _ | | | | Leng | _ | Typical | Execu<br>μ | ution Tir<br>s | ne in | |--------------|----------------------|---------------------------|----------|----------|---------|------|------------|----------|------------|------------------|-------| | ction | ID | Descr | iption | | | Wor | ds | Direct A | | Indirec<br>dress | | | S | I/O | Set input/output to "1" | | | | 1** | /2 | 0.3 | | 2.2 | + | | | | (MCR-dependent) | | | | | | 0.5 | | 2.9+ | | | | M | Set memory marker to | "1" | | | 1** | /2 | 8.0 | | 2.5 | + | | | | (MCR-dependent) | | | | | | 2.3 | | 3.0 | | | | L | Set local data bit to "1" | " | | | 2 | | 1.3 | | 2.5 | | | | | (MCR-dependent) | | | | _ | | 2.9 | | 2.5 | | | | DBX/DIX | Set data bit to "1" | | | | 2 | | 3.7 | | 3.5 | | | | | (MCR-dependent) | | | | | | 4.3 | | 4.1 | + | | | [AR1,m] | Set I/Q/M/L/DBX/DIX | (MCR-c | depend | ent) to | 2 | | _ | | + | | | | [AR2,m] | " 1". (addressed (area | | | , | | | _ | | + | | | | Parame- | AR1/AR2 or via paran | | · · | | | | _ | | + | | | | ters | | | | | | | | | | | | R | I/O | Reset input/output to ' | '0" | | | 1** | /2 | 0.4 | | 2.3 | + | | | | (MCR-dependent) | | | | , | <i>'</i> – | 0.5 | | 3.0 | | | | M | Reset memory market | r to "0" | | | 1** | /2 | 0.9 | | 2.6 | | | | | (MCR-dependent) | | | | | | 2.4 | | 3.2 | | | | L | Reset local data bit to | "0" | | | 2 | | 1.3 | | 2.6 | | | | | (MCR-dependent) | | | | | | 3.0 | | 2.7 | + | | | DBX/DIX | Reset data bit to "0" | | | | 2 | | 3.8 | | 3.6 | + | | | | (MCR-dependent) | | | | | | 4.3 | | 4.3 | + | | | [AR1,m] | Set I/Q/M/L/DBX/DIX | (MCR-c | depend | ent) to | 2 | | _ | | + | | | | [AR2,m] | "0". (addressed (area- | crossin | g) via | | | | _ | | + | | | | Parame- | AR1/AR2 or via paran | neter) | | | | | _ | | + | | | | ters | | | | | | | | | | | | = | I/O | Assign RLO to input/o | utput | | | 1** | /2 | 0.3 | | 2.2 | + | | | | (MCR-dependent) | - | | | | | 0.5 | | 2.9 | + | | | M | Assign RLO to memor | ry mark | er | | 1** | /2 | 0.9 | | 2.5 | + | | | | (MCR-dependent) | | | | | | 2.3 | | 3.0 | + | | | L | Assign RLO to local d | ata bit | | | 2 | | 1.1 | | 2.5 | | | | | (MCR-dependent) | | | | | | 2.6 | | 2.3 | | | | DBX/DIX | Assign RLO to data bi | t | | | 2 | | 3.8 | | 3.6 | | | | | (MCR-dependent) | | | | | | 4.4 | | 4.3 | + | | | [AR1,m] | Assign RLO to I/Q/M/I | _/DBX/I | OIX (via | a AR1, | 2 | | _ | | + | | | | [AR2,m] | AR2 (area-crossing) o | r via pa | aramete | er) | | | | | | | | | Parame- | | | | | | | | | | | | | ters | | | | | | | | | | | | Status | word for: | • | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruc | tion depends | s on: | _ | _ | - | _ | _ | - | _ | Yes | _ | | Instruc | tion controls | • | _ | _ | _ | _ | _ | 0 | Yes | _ | 0 | | | nstruction controls: | | | | | | | | . 00 | | | <sup>+</sup> time for loading the address of the instruction <sup>\*\*</sup> With direct instruction addressing # **B.14** Instructions Directly Affecting the RLO The following instructions have a direct effect on the RLO. | In-<br>struc-<br>tion | Address<br>ID | Desci | Description | | | | gth<br>n<br>rds | Typical Execution Time in μs | | | | | | |-------------------------|-----------------------|---------------------|-------------|----|----|----|-----------------|------------------------------|-----|-----|-----|--|--| | CLR | | Set RLO to "0" | | | | 1 | 1 | | 0.3 | | | | | | Status v | vord for:CLR | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | | Instructi | ion depends | on: | _ | - | _ | - | _ | _ | _ | _ | - | | | | Instructi | ion controls: | | _ | ı | _ | _ | _ | 0 | 0 | 0 | 0 | | | | SET | | Set RLO to "1" | | | | 1 | | | 0.3 | 3 | | | | | Status v | vord for: <b>SET</b> | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | | Instructi | ion depends | on: | _ | ı | _ | _ | _ | - | _ | _ | - | | | | Instructi | ion controls: | | _ | ı | _ | _ | _ | 0 | 1 | 1 | 0 | | | | NOT | | Negate RLO | | | | 1 | | | 0.3 | 3 | | | | | Status v | vord for: <b>NO</b> 1 | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | | Instructi | ion depends | on: | _ | - | _ | _ | _ | Yes | _ | Yes | - | | | | Instructi | ion controls: | | _ | ı | _ | _ | _ | - | 1 | Yes | - | | | | SAVE | | Save the RLO in the | BR bit | | | 1 | | | 0.3 | 3 | | | | | Status v | vord for: <b>SAV</b> | Έ | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | | Instruction depends on: | | - | _ | - | _ | _ | _ | _ | Yes | - | | | | | Instructi | Instruction controls: | | | _ | _ | _ | - | - | _ | _ | _ | | | #### **B.15 Timer Instructions** Starting or resetting of a timer (addressed directly or via a parameter). The duration must be in ACCU1-L. | In-<br>stru- | Address | _ | Description | | | Leng<br>in | th T | ypical | Execu<br>μs | tion Tin | ne in | | | | | |--------------|--------------------------|--------------------------------------------------|--------------------------------------|-------------------|--------|------------|-------|---------------------|-------------|------------------|---------|---|---|---|--| | ction | ID | Descr | | | | Word | | Direct A<br>dressir | | Indirec<br>dress | | | | | | | SP | Т | Start timer as pulse o | n edge | change | e from | 1**/2 | 2 | 9.2 | | 9.7 | + | | | | | | | Timer para. | "0" to "1" | | | | 2 | | _ | | - | | | | | | | SE | Т | | tart timer as extended pulse on edge | | | 1**/2 | 2 | 9.2 | | 9.7 | + | | | | | | | Timer para. | change from "0" to "1" | | | | 2 | | - | | - | | | | | | | SD | Т | | art timer as ON delay on edge | | | 1**/2 | 2 | 9.7 | | 10.2+ | | | | | | | | Timer para. | from "0" to "1" | | | | 2 | | - | | - | | | | | | | SS | Т | Start timer as retentiv | | lelay or | edge | 1**/2 | | 9.7 | | 10.2 | 2+ | | | | | | | Timer para. | change from "0" to "1" | • | | | 2 | | - | | - | | | | | | | SF | Т | Start timer as OFF de | lay on | ay on edge change | | 1**/2 | 2 | 10.0 | | 10.5 | 5+ | | | | | | | Timer para. | from "1" to "0" | | | | 2 | | - | | - | | | | | | | FR | Т | Enable timer for resta | | | | 1**/2 | 2 | 2.1 | | 2.7+ | | | | | | | | Timer para. | change from "0" to "1"<br>mory marker for starti | | | ne- | 2 | | _ | | - | | _ | | - | | | R | Т | Reset timer | | | | 1**/2 | 2 1.8 | | 1.8 | | .8 2.4+ | | + | | | | | Timer para. | | | | 2 | | - | | - | | | | | | | | | word for:<br>SD, SS, SF, | FR, R | BR | A1 | A0 | OV | OS | OR | STA | RLO | /FC | | | | | | Instruct | Instruction depends on: | | _ | _ | _ | _ | - | - | _ | Yes | _ | | | | | | Instruct | Instruction controls: | | | _ | _ | _ | _ | 0 | _ | _ | 0 | | | | | <sup>+</sup> time for loading the address of the instruction \*\* With direct instruction addressing #### **B.16 Counter Instructions** The count is in ACCU1-L and in the address passed as a parameter. | In-<br>stru-<br>ction | Address<br>ID | Description | on | | Lengi<br>in<br>Word | | Typica<br>Direct A<br>sin | ddres- | · I | ime in<br>ndirect<br>dressi | Ad- | |-----------------------|-------------------------|--------------------------------------------------------------------|---------|------|---------------------|-------|---------------------------|--------|------|-----------------------------|-----| | S | С | Preset counter at edg | ge chan | ge | 1**/2 | 1**/2 | | 6.6 | | 7.1+ | | | | Counter p. | from "0" to "1" | | | 2 | | _ | | | - | | | R | С | Reset counter to "0" a | | | 1**/2 1.8 | | 8 | | 2.3+ | - | | | | Counter p. | change from "0" to "1" | , | | 2 | | _ | | | - | | | CU | С | Increment counter by | | dge | 1**/2 | 2 | 2.8 | | | 3.4+ | | | | Counter p. | change from "0" to "1" | , | | 2 | | _ | | | - | | | CD | С | Decrement counter b | | edge | 1**/2 | 2 | 3. | 0 | | 3.5+ | | | | Counter p. | change from "0" to "1" | , | | 2 | | _ | | | - | | | FR | С | Enable counter at ed | | | 1**/2 | 2 | 2 | 2.2 | | 2.7+ | | | | Counter p. | from "0" to "1" (reset of<br>marker for up and do<br>of a counter) | | | 2 | | _ | | | - | | | | word for:<br>U, CD, FR | | BR | A1 | A0 | OV | OS | OR | STA | RLO | /FC | | Instruct | Instruction depends on: | | - | - | - | _ | - | - | - | Yes | _ | | Instruct | Instruction controls: | | _ | _ | _ | _ | _ | 0 | _ | _ | 0 | <sup>+</sup> time for loading the address of the instruction \*\* With direct instruction addressing #### **B.17 Load Instructions** Loading the instructions in ACCU1. The old contents of ACCU1 are saved to ACCU2 first. The status word is not affected. | In-<br>stru-<br>ction | Address<br>ID | Description | Length<br>in<br>Words | Typical Execu-<br>tion Time in μs<br>Direct<br>Addressing | Typical Execu-<br>tion Time in μs<br>Indirect Ad-<br>dressing* | |-----------------------|------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------|----------------------------------------------------------------| | L | IB<br>QB<br>PIB | Load Input byte Output byte Peripheral input byte | 1**/2<br>1**/2<br>1**/2 | 0.6<br>0.6<br>< 125 | 1.7+<br>1.7+<br>< 127 | | | MB<br>LB<br>DBB<br>DIB | Memory byte Local data byte Data byte Instance data byte in ACCU1 | 1**/2<br>2<br>2<br>2 | 0.8<br>1.1<br>2.8<br>2.8 | 1.8+<br>2.0+<br>2.6+<br>2.6+ | | | Parame-<br>ters | Load IB/QB/PIB/MB/LB/DBB/DIB into ACCU1 (addressed via parameter) | 2 | _ | + | | | IW<br>QW<br>PIW | Load<br>Input word<br>Output word<br>Peripheral input byte | 1**/2<br>1**/2<br>1**/2 | 0.9<br>0.9<br>< 135 | 1.9+<br>1.9+<br>< 137 | | | MW<br>LW<br>DBW<br>DIW | Memory word<br>Local data word<br>Data word<br>Instance data word<br>in ACCU1-L | 1**/2<br>2<br>2<br>2 | 1.1<br>1.3<br>3.3<br>3.3 | 2.1+<br>2.3+<br>3.2+<br>3.2+ | | | Parame-<br>ters | Load IW/QW/PIW/MW/LW/DBW/DIW into ACCU1 (addressed via parameter) | 2 | - | + | | | ID<br>QD<br>PID | Load Input double word Output double word Peripheral input double word | 1**/2<br>1**/2<br>1**/2 | 1.1<br>1.1<br>< 145 | 2.1+<br>2.1+<br>< 147 | | | MD<br>LD<br>DBD<br>DID | Memory double word<br>Local data double word<br>Data double word<br>Instance data double word<br>in ACCU1 | 1**/2<br>2<br>2<br>2 | 1.5<br>1.6<br>4.3<br>4.3 | 2.5+<br>2.7+<br>4.2+<br>4.2+ | | | Parame-<br>ters | Load ID/QD/PID/MD/LD/DBD/DID into ACCU1 (addressed via parameter) | 2 | - | + | <sup>+</sup> time for loading the address of the instruction \*\* With direct instruction addressing | In- | A d d = = = = | | Length | Typical Execut | ion Time in μs | |----------------|----------------------|------------------------------------------------------------------|-------------|------------------------|---------------------------| | stru-<br>ction | Address<br>ID | Description | in<br>Words | Direct Addres-<br>sing | Indirect Ad-<br>dressing* | | L | D/4 D 4 1 | Load (area-crossing addressing) | | | 40.4 | | | B[AR1,m]<br>B[AR2,m] | Byte | 2 | _ | 40.1+<br>40.1+ | | | W[AR1,m] | Word | _ | | 45.6+ | | | W[AR2,m] | Double word | 2 | _ | 45.6+<br>57.4+ | | | D[AR1,m]<br>D[AR2,m] | Double word | 2 | _ | 57.4+<br>57.4+ | | | | in ACCU1 | | | | | | | Load | 1 | | | | | k8 | k16 16-bit constant in ACCU1-L<br>L#k32 32-bit constant in ACCU1 | | 0.6<br>0.6 | <del>-</del> | | | L#k32 | | | 0.8 | _ | | | Parame-<br>ters | Load constant in ACCU1 (addressed via parameter) | 2 | _ | + | | | 2#n | Load 16-bit binary constant in ACCU1-L | 2 | 0.6 | - | | | | Load 32-bit binary constant in ACCU1 | 3 | 0.7 | _ | | | 16#p | Load 16-bit hexadecimal constant in ACCU1-L | 2 | 0.6 | - | | | | Load 32-bit hexadecimal constant in ACCU1 | 3 | 0.7 | - | | | 'xx' | Load 2 characters | 2 | 0.7 | - | | | 'xxxx' | Load 4 characters | 3 | 0.88 | - | | | D# date | Load IEC date (binary coded decimal) | 2 | 8.0 | - | | | S5T# time value | Load S5 time constant (16 bits) | 2 | 8.0 | - | | | TOD#<br>time value | Load 32-bit time constant (IEC time of day) | 3 | 0.88 | - | | | T# time value | Load 16-bit time constant | 2 | 0.88 | - | | | C# count | Load 16-bit counter constant | 2 | 0.88 | - | | | value | Load 32-bit counter constant | 3 | 0.88 | _ | | | P# bit<br>pointer | Load bit pointer | 3 | 0.88 | - | | | L# integer | Load 32-bit integer constant | 3 | 0.88 | - | | | q | Load real number | 3 | 0.88 | _ | <sup>\* +</sup> time for loading the address of the instruction ### **B.18** Load Instructions for Timers and Counters Loading of a time value or count value into ACCU1. The contents of ACCU1 are saved to ACCU2 first. The indicators are not affected. | In-<br>stru- | Address | D d | Length<br>in | Typical Exec<br>μ | ution Time in<br>s | |--------------|-------------|---------------------------------------------------------------------------|--------------|------------------------|---------------------------| | ction | ID | Description | Words | Direct Ad-<br>dressing | Indirect Ad-<br>dressing* | | L | Т | Load time value | 1**/2 | 1.7 | 2.1+ | | | Timer para. | Load time value (addressed via parameter) | 2 | - | + | | | С | Load count value | 1**/2 | 1.5 | 2.1+ | | | Counter p. | Load time value (addressed via parameter) | 2 | - | + | | LD | Т | Load value of a timer (binary coded decimal) | 1**/2 | 5.4 | 5.9+ | | | Timer para. | Load value of a timer (binary coded decimal, addressed via the parameter) | 2 | - | + | | | С | Load count value (binary coded decimal) | 1**/2 | 4.9 | 5.4+ | | | Counter p. | Load count value (addressed via parameter) | 2 | - | + | <sup>\* +</sup> time for loading the address of the instruction <sup>\*\*</sup> With direct instruction addressing ### **B.19** Transfer Instructions Transfer of the contents of ACCU1 to the addressed instruction. The status word is not affected. Remember that some transfer instructions depend on the MCR. | In-<br>stru- | Address | <b>D</b> | Length<br>in | Typical Exec | ution Time in<br>s | |--------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|------------------------|---------------------------| | ction | ID | Description | Words | Direct Ad-<br>dressing | Indirect Ad-<br>dressing* | | Т | | Transfer contents of ACCU1-LL to | | | | | | IB | Input byte | 1**/2 | 0.3 | 1.2+ | | | | (MCR-dependent) | | 1.4 | 1.6+ | | | QB | Output byte | 1**/2 | 0.3 | 1.2+ | | | | (MCR-dependent) | | 1.4 | 1.6+ | | | PQB | Peripheral output byte | 1***/2 | < 125 | < 127 | | | | (MCR-dependent) | | <126 | < 128 | | | MB | Memory byte | 1**/2 | 0.4 | 1.3+ | | | | (MCR-dependent) | | 1.5 | 1.7+ | | | LB | Local data byte | 2 | 0.6 | 1.5+ | | | | (MCR-dependent) | 2 | 1.8 | 2.0+ | | | DBB | Data byte | | 2.5 | 2.3+ | | | | (MCR-dependent) | 2 | 3.0 | 2.8+ | | | DIB | Instance data byte | | 2.5 | 2.3+ | | | | (MCR-dependent) | | 3.0 | 2.8+ | | | B[AR1,μ]<br>B[AR2,m]<br>Parame-<br>ters | Transfer contents of ACCU1–LL to IB/QB/PQB/MB/LB/DBB/DIB (addressed via AR1, AR2 (area-crossing) or via parameter) | 2 | - | + | <sup>\* +</sup> time for loading the address of the instruction <sup>\*\*</sup> With direct instruction addressing <sup>\*\*\*</sup> Direct addressing of PQB 0 to 255 | In-<br>stru-<br>ction | Address<br>ID | Description | Length<br>in<br>Words | Direct Ad-<br>dressing | Indirect Addressing* | |-----------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|-----------------------| | Т | IW | Transfer contents of ACCU1–L to Input word (MCR-dependent) | 1**/2 | 0.5<br>1.5 | 1.5+<br>1.8+ | | | QW<br>PQW | Output word (MCR-dependent) Peripheral output byte | 1**/2<br>1***/2 | 0.5<br>1.5<br>< 135 | 1.5+<br>1.8+<br>< 137 | | | | (MCR-dependent) | | < 136 | < 138 | | | MW | Memory word<br>(MCR-dependent) | 1**/2 | 0.8<br>1.8 | 1.7+<br>2.1+ | | | LW | Local data word (MCR-dependent) | 2 | 0.9<br>2.0 | 1.8+<br>2.3+ | | | DBW Data word (MCR-dependent) DIW Instance data word | | 2 | 3.0<br>3.5<br>3.0 | 2.9+<br>3.4+<br>2.9+ | | | DIVV | (MCR-dependent) | | 3.5 | 3.4+ | | | W[AR1,m]<br>W[AR2,m]<br>Parame-<br>ters | Transfer contents of ACCU1-L to IW/QW/PQW/MW/LW/DBW/DIW (addressed via AR1, AR2 area-crossing or via parameter) | 2 | - | + | | | ID | Transfer contents of ACCU1 to Input double word (MCR-dependent) | 1**/2 | 0.8<br>1.8 | 1.7+<br>2.1+ | | | QD | Output double word (MCR-dependent) | 1**/2 | 0.8<br>1.8 | 1.7+<br>2.1+ | | | PQD | Peripheral output double word (MCR-dependent) | 2 | < 150<br>< 151 | < 152<br>< 153 | | | MD | Memory double word (MCR-dependent) | 1**/2 | 1.3<br>2.3 | 2.2+<br>2.6+ | | | LD | Local data double word (MCR-dependent) | 2 | 1.4<br>2.6 | 3.0+<br>3.5+ | | | DBD Data double word (MCR-dependent) DID Instance data double word (MCR-dependent) | | 2 | 4.1<br>4.6 | 4.0+<br>4.5+ | | | | | 2 | 4.1<br>4.6 | 4.0+<br>4.5+ | | | D[AR1,m]<br>D[AR2,m]<br>Parame-<br>ters | Transfer contents of ACCU1 to ID/QD/PQD/MD/LD/DBD/DID (addressed via AR1, AR2 (area-crossing) or via parameter) | 2 | - | + | <sup>+</sup> time for loading the address of the instruction \*\* With direct instruction addressing \*\*\* Direct addressing of PQW 0 to 254 # **B.20** Load and Transfer Instructions for Address Registers Loading of a double word from a memory area or register into AR1 or AR2 or transfer of a double word from AR1 or AR2 to a memory area or register. The status word is not affected. | In-<br>struc-<br>tion | Address<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|---------------|--------------------------------------|-----------------------|------------------------------| | LAR1 | | Load contents from | | | | | _ | ACCU1 | 1 | 0.3 | | | AR2 | Address register 2 | 1 | 0.3 | | | DBD | Data double word | 2 | 3.8 | | | DID | Instance data double word | 2 | 3.8 | | | m | 32-bit constant as pointer | 3 | 0.5 | | | LD | Local data double word | 2 | 1.5 | | | MD | Memory double word into AR1 | 2 | 1.4 | | LAR2 | | Load contents from | | | | | _ | ACCU1 | 1 | 0.3 | | | DBD | Data double word | 2 | 3.8 | | | DID | Instance data double word | 2 | 3.8 | | | m | 32-bit constant as pointer | 3 | 0.5 | | | LD | Local data double word | 2 | 1.5 | | | MD | Memory double word into AR2 | 2 | 1.4 | | TAR1 | | Transfer contents of AR1 to | | | | | _ | ACCU1 | 1 | 0.7 | | | AR2 | Address register 2 | 1 | 0.3 | | | DBD | Data double word | 2 | 4.3 | | | DID | Instance data double word | 2 | 4.3 | | | LD | Local data double word | 2 | 1.6 | | | MD | Memory double word | 2 | 1.5 | | TAR2 | | Transfer contents of AR2 to | | | | | _ | ACCU1 | 1 | 0.7 | | | DBD | Data double word | 2 | 4.3 | | | DID | Instance data double word | 2 | 4.3 | | | LD | Local data double word | 2 | 1.6 | | | MD | Memory double word | 2 | 1.5 | | CAR | | Exchange the contents of AR1 and AR2 | 1 | 0.5 | ### **B.21** Load and Transfer Instructions for the Status Word | In-<br>struc-<br>tion | Address<br>ID | Description | | | | Len<br>ir<br>Wo | ้า | Typical Execution Time in μs | | | | | |-------------------------------|-------------------------|----------------------------|------------------------------|--------|--------|-----------------|-----|------------------------------|-----|-----|-----|--| | L | STW | Load status word* int | Load status word* into ACCU1 | | | | | 1.5 | | | | | | Status word for: L STW | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruct | Instruction depends on: | | | Yes | Yes | Yes | Yes | 0 | 0 | Yes | 0 | | | Instruct | ion controls: | | _ | _ | _ | - | _ | _ | _ | _ | _ | | | Т | STW | Transfer ACCU1 (bits word* | 0 to 8) | to the | status | | | | 1.4 | | | | | Status word for: <b>T STW</b> | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruct | Instruction depends on: | | | _ | _ | _ | _ | - | _ | _ | _ | | | Instruct | Instruction controls: | | | Yes | Yes | Yes | Yes | 0 | 0 | Yes | 0 | | <sup>\*</sup> Structure of the Status Word # **B.22** Load Instructions for DB Numbers and DB Length Load the number/length of a data block into ACCU1. The contents of ACCU1 are saved to ACCU2 first. The indicators are not affected. | In-<br>struc-<br>tion | Address<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|---------------|----------------------------------------------|-----------------------|------------------------------| | L | DBNO | Load number of data block | 1 | 3.3 | | L | DINO | Load number of the instance data block | 1 | 3.3 | | L | DBLG | Load length of data block into byte | 1 | 0.6 | | L | DILG | Load length of instance data block into byte | 1 | 0.6 | # **B.23** Fixed-Point Math Instructions (16 Bits) Math instructions of two 16-bit numbers. The result is in ACCU1-L. | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Woı | ì | ГурісаІ | Execu<br>μs | | ne in | |-----------------------|------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------|---------|-----|------------------|-----|---------|-------------|----------|-------| | +1 | _ | Add 2 integers (16 bit<br>(ACCU1-L)=(ACCU1-<br>(ACCU2-L) | | | | 1 | | | 1.5 | <b>j</b> | | | -1 | _ | | btract 2 integers (16 bits)<br>CCU1-L)=(ACCU2-L)–<br>CCU1-L) | | | | | 1.6 | | | | | * | _ | . , | Multiply 2 integers (16 bits) ACCU1-L)=(ACCU2-L)* ACCU1-L) | | | | | | 2.4 | ļ | | | /I | _ | Divide 2 integers (16 (ACCU1-L)=(ACCU2-(ACCU1-L) The remainder of the ACCU1-H. | -L): | n is in | | 1 | | | 3.4 | ļ | | | Status | word for: +I | , –I,∗I, /I | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruct | nstruction depends on: | | | _ | _ | _ | _ | - | _ | _ | _ | | Instruct | ion controls: | | _ | Yes | Yes | Yes | Yes | - | _ | - | - | # **B.24** Fixed-Point Math Instructions (32 Bits) Math instructions of two 32-bit numbers. The result is in ACCU1. | In-<br>struc-<br>tion | Address<br>ID | Desc | ription | | | Len<br>ir<br>Wo | า์ l | Typical | Execu<br>μs | | me in | |-----------------------|-------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------|-----|---------|-----------------|------|---------|-------------|-----|-------| | +D | _ | Add 2 integers (32 bit (ACCU1)=(ACCU2)+ | | 1) | | 1 | | 2.0 | | | | | -D | _ | , | btract 2 integers (32 bits)<br>CCU1)=(ACCU2)-(ACCU1) | | | | | 2.7 | | | | | *D | _ | 1 , 0 , | ultiply 2 integers (32 bits)<br>CCU1)=(ACCU2)*(ACCU1) | | | | | 9.9 | | | | | /D | _ | Divide 2 integers (32 (ACCU1)=(ACCU2):( | , | 1) | | 1 | | 10.8 | | | | | MOD | - | Divide 2 integers (32 mainder of the divisio (ACCU1)=Remainder [(ACCU2):(ACCU1)] | n in AC | | the re- | 1 | | | 11.3 | 3 | | | Status | word for: +I | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruct | Instruction depends on: | | | _ | - | _ | _ | _ | - | _ | _ | | Instruct | Instruction controls: | | | Yes | Yes | Yes | Yes | _ | _ | - | - | # **B.25** Floating-Point Math Instructions (32 Bits) The result of the math instructions is in ACCU1. The execution time of the instruction depends on the value to be calculated. | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Woı | ĭ | Typical | Execu<br>μs | | me in | |-----------------------|----------------------------|------------------------------------------|------------------------------------------------------------|---------|---------|------------------|--------|---------|-------------|-----|-------| | +R | _ | Add 2 real numbers (<br>(ACCU1)=(ACCU2)+ | | | | 1 | 1 < 35 | | | 5 | | | –R | _ | | ubtract 2 real numbers (32 bits)<br>CCU1)=(ACCU2)–(ACCU1) | | | | 1 < 35 | | | 5 | | | *R | _ | | ultiply 2 real numbers (32 bits)<br>.CCU1)=(ACCU2)*(ACCU1) | | | | | < 35 | | | | | /R | _ | | Divide 2 real numbers (32 bits)<br>ACCU1)=(ACCU2):(ACCU1) | | | | 1 < 40 | | | | | | Status | word for: +I | R, –R,∗R, /R | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | 1 | _ | _ | - | _ | _ | | Instruct | ion controls: | | _ | Yes | Yes | Yes | Yes | _ | - | _ | _ | | NEGR | _ | Negate real number i | n ACCI | J1 | | 1 | | | 0.3 | 3 | | | ABS | _ | Make absolute value ACCU1 | of the r | eal nur | nber in | 1 | | | 0.3 | 3 | | | Status | Status word for: NEGR, ABS | | | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | Instruction depends on: | | | _ | _ | _ | _ | _ | _ | _ | _ | | Instruct | Instruction controls: | | | _ | _ | - | _ | - | _ | _ | _ | ### **B.26** Addition of Constants Addition of integer constants to ACCU1. The indicators are not affected. | In-<br>struc-<br>tion | Address<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|---------------|--------------------------------|-----------------------|------------------------------| | + | i8 | Add an 8-bit integer constant | 1 | 0.3 | | + | i16 | Add a 16-bit integer constant | 2 | 0.3 | | + | i32 | Add an 32-bit integer constant | 3 | 0.6 | # **B.27** Addition via the Address Register Addition of an integer (16 bits) to the contents of the address register. The value is in the instruction or in ACCU 1-L. The indicators are not affected. | In-<br>struc-<br>tion | Address<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|---------------|--------------------------------|-----------------------|------------------------------| | +AR1 | | Add contents of ACCU1-L to AR1 | 1 | 0.3 | | +AR1 | m | Add pointer constant to AR1 | 2 | 0.3 | | +AR2 | | Add contents of ACCU1-L to AR2 | 1 | 0.3 | | +AR2 | m | Add pointer constant to AR2 | 2 | 0.3 | ### **B.28** Comparison Instructions with Integers (16 Bits) Comparison of the integers (16 bits) in ACCU1-L and ACCU2-L. RLO=1 if the condition is satisfied. | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Wo | 1 | ГурісаІ | Execu<br>μs | | me in | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----------------|----|---------|-------------|-----|-------|--| | ==I | | ACCU2-L=ACCU1-L | CCU2-L=ACCU1-L | | | | | 1.4 | | | | | | <>l | | ACCU2-L≠ACCU1-L | CCU2-L≠ACCU1-L | | | | | 1.5 | | | | | | <l< td=""><td></td><td>ACCU2-L<accu1-l< td=""><td colspan="4">CCU2-L<accu1-l< td=""><td colspan="3">1</td><td colspan="3">1.5</td></accu1-l<></td></accu1-l<></td></l<> | | ACCU2-L <accu1-l< td=""><td colspan="4">CCU2-L<accu1-l< td=""><td colspan="3">1</td><td colspan="3">1.5</td></accu1-l<></td></accu1-l<> | CCU2-L <accu1-l< td=""><td colspan="3">1</td><td colspan="3">1.5</td></accu1-l<> | | | | 1 | | | 1.5 | | | | <=l | | ACCU2-L<=ACCU1-L | ACCU2-L<=ACCU1-L | | | | | | 1.4 | | | | | >l | | ACCU2-L>ACCU1-L | | | | 1 | | 1.5 | | | | | | >=l | | ACCU2-L>=ACCU1-L | _ | | | 1 | | | 1.4 | | | | | Status word for: ==I, <>I, <i, <="I,">I, &gt;=I</i,> | | | BR | A1 | A0 | OV | OS | OR | STA | RLO | /FC | | | Instruct | Instruction depends on: | | | _ | - | _ | _ | _ | _ | _ | _ | | | Instruct | Instruction controls: | | | Yes | Yes | 0 | _ | 0 | Yes | Yes | 1 | | # **B.29** Comparison Instructions with Integers (32 Bits) Comparison of the 32-bit integers in ACCU1 and ACCU2. RLO=1 if the condition is satisfied. | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Leng<br>ir<br>Wor | i ' | 「ypical | Execu<br>μs | | ne in | |---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-------------------|-------|---------|-------------|-----|-------| | ==D | | ACCU2=ACCU1 | CU2=ACCU1 | | | | | 2.0 | | | | | <>D | | ACCU2≠ACCU1 | CCU2≠ACCU1 | | | | | 2.0 | | | | | <d< td=""><td></td><td>ACCU2<accu1< td=""><td colspan="4">CCU2<accu1< td=""><td></td><td colspan="3">2.0</td><td></td></accu1<></td></accu1<></td></d<> | | ACCU2 <accu1< td=""><td colspan="4">CCU2<accu1< td=""><td></td><td colspan="3">2.0</td><td></td></accu1<></td></accu1<> | CCU2 <accu1< td=""><td></td><td colspan="3">2.0</td><td></td></accu1<> | | | | | 2.0 | | | | | <=D | | ACCU2<=ACCU1 | | | | 1 | | | 2.0 | ) | | | >D | | ACCU2>ACCU1 | | | | 1 | | 2.0 | | | | | >=D | | ACCU2>=ACCU1 | | | | 1 | | | 2.0 | ) | | | Status | Status word for: ==D,< >D, <d, <="D,&lt;br">&gt;D, &gt;=D</d,> | | | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | Instruction depends on: | | | _ | _ | _ | _ | _ | _ | _ | _ | | Instruct | Instruction controls: | | | Yes | Yes | 0 | _ | 0 | Yes | Yes | 1 | # **B.30** Comparison Instructions (32-Bit Real Numbers) Comparison of the 32-bit real numbers in ACCU1 and ACCU2. RLO=1 if the condition is satisfied. The execution time of the instruction depends on the value to be compared. | In-<br>struc-<br>tion | Address<br>ID | Description | | | | | gth<br>n<br>rds | Typical Execution Time<br>μs | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------|--------------|-----|-----|-----|-----------------|------------------------------|-----|-----|-----|--| | ==R | | ACCU2=ACCU1 | | | | | | | < 4 | 5 | | | | <>R | | ACCU2≠ACCU1 | | | | 1 | | < 45 | | | | | | <r< td=""><td></td><td colspan="4">ACCU2<accu1< td=""><td>1</td><td></td><td colspan="2">&lt; 45</td><td colspan="2">5</td></accu1<></td></r<> | | ACCU2 <accu1< td=""><td>1</td><td></td><td colspan="2">&lt; 45</td><td colspan="2">5</td></accu1<> | | | | 1 | | < 45 | | 5 | | | | <=R | | ACCU2<=ACCU1 | | | | 1 | | < 45 | | 5 | | | | >R | | ACCU2>ACCU1 | | | | 1 | | < 45 | | | | | | >=R | | ACCU2>=ACCU1 | ACCU2>=ACCU1 | | | | | < 45 | | | | | | Status word for: ==R,<>R, <r, <="R,">R, &gt;=R</r,> | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction depends on: | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Instruction controls: | | | _ | Yes | Yes | Yes | Yes | 0 | Yes | Yes | 1 | | ### **B.31 Shift Instructions** Shift the contents of ACCU1 or ACCU1-L by the specified number of places to the left/right. If an address ID is not specified, shift by the number specified in ACCU2-LL. Positions that become free are padded with zeros or a sign. The last bit shifted is in condition code bit CC 1. | In-<br>struc-<br>tion | Address<br>ID | Desc | cription | | | Len<br>ir<br>Wo | ì | Typical | Execu<br>μs | | me in | | | |-----------------------------------------------|-------------------------|--------------------------------------------|------------------------------------------|----------|---------|-----------------|-----|---------|-------------|-----|-------|--|--| | SLW | | Shift the contents of A | ACCU1 | –L to th | e left | 1 | | 2.0 | | | | | | | SLW | 0 to 15 | | | | | | | | 0.7 | 7 | | | | | SLD | | Shift the contents of A | Shift the contents of ACCU1 to the left | | | | | 3.1 | | | | | | | SLD | 0 to 32 | | | | | | | 3.1 | | | | | | | SRW | | Shift the contents of ACCU1-L to the right | | | | 1 | | 2.0 | | | | | | | SRW | 0 to 15 | | | | | | | 0.7 | | | | | | | SRD | | Shift the contents of A | Shift the contents of ACCU1 to the right | | | | | 3.1 | | | | | | | SRD | 0 to 32 | | | | | | | 3.1 | | | | | | | SSI | | Shift the contents of A | ACCU1 | –L with | sign to | 1 | | 1.8 | | | | | | | SSI | 0 to 15 | the right | | | | | 0.7 | | | 7 | | | | | SSD | | Shift the contents of A | ACCU1 | with sig | gn to | 1 | | 3.1 | | | | | | | SSD | 0 to 32 | the right | ne right | | | | | | 3.2 | 2 | | | | | Status word for: SLW, SLD, SRW, SRD, SSI, SSD | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | | | Instruct | Instruction depends on: | | | _ | _ | _ | _ | - | _ | _ | _ | | | | Instruction controls: | | | _ | Yes | Yes | Yes | - | - | - | _ | - | | | ### **B.32** Rotate Instructions Rotation of the contents of ACCU1 to the left or right by the specified number of places. If an address ID is not specified, rotate by the number specified in ACCU2-LL. | In-<br>struc-<br>tion | Address<br>ID | Description | | | | Len<br>ir<br>Wo | ĭ | Typical Execution Time<br>μs | | | | | |----------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------|--------|----------|--------|-----------------|-------|------------------------------|-----|-----|-----|--| | RLD | | Rotate the contents o | f ACCL | J1 to th | e left | 1 | 1 3.3 | | | 3 | | | | RLD | 0 to 32 | | | | | | | | 3.4 | ļ | | | | RRD | | Rotate the contents of ACCU1 to the right | | | | 1 | | 3.5 | | | | | | RRD | 0 to 32 | | | | | | | 3.5 | | | | | | Status word for: RLD, RRD | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction depends on: | | | ı | _ | _ | ı | _ | _ | - | _ | 1 | | | Instruct | ion controls: | | ı | Yes | Yes | Yes | _ | _ | - | _ | 1 | | | RLDA Rotate the contents o tion to the left through CC 1 | | | | | • | - | | | 1.9 | ) | | | | RRDA | | Rotate the contents of ACCU1 one bit position to the right through condition code bit CC 1 | | | | - | | | 1.9 | ) | | | | Status word for: RLDA, RRDA | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction depends on: | | _ | - | - | _ | - | _ | - | - | _ | | | | Instruction controls: | | | _ | Yes | 0 | 0 | _ | _ | _ | _ | _ | | # **B.33** ACCU Transfer Instructions, Incrementing, Decrementing #### **Status Word** The status word is not affected. | In-<br>struc-<br>tion | Address<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|---------------|--------------------------------------------------------------------------------|-----------------------|------------------------------| | CAW | | Reverse the order of the bytes in ACCU1–L<br>LL, LH becomes LH, LL. | 1 | 0.3 | | CAD | | Reverse the order of the bytes in ACCU1 LL, LH, HL, HH becomes HH, HL, LH, LL. | 1 | 0.6 | | TAK | | Swap the contents of ACCU1 and ACCU2 | 1 | 0.8 | | PUSH | | The contents of ACCU1 are transferred to ACCU2 | 1 | 0.3 | | POP | | The contents of ACCU2 are transferred to ACCU1 | 1 | 0.3 | | INC | 0 to 255 | Increment ACCU1-LL | 1 | 0.3 | | DEC | 0 to 255 | Decrement ACCU1-LL | 1 | 0.3 | # **B.34** Program Display and Null Operation Instructions #### **Status Word** The status word is not affected. | In-<br>struc-<br>tion | Ad-<br>dress<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------| | BLD | 0 to 255 | Program display instruction;<br>Is treated by the CPU like a null operation<br>instruction.<br>The indicators are not affected. | 1 | 0.3 | | NOP | 0 | Null operation instruction: The indicators are not affected. | 1 | 0.3<br>0.3 | # **B.35** Data Type Conversion Instructions ### Result The results of the conversion are in ACCU1. The execution time for the conversion of real numbers depends on the value. | In-<br>struc-<br>tion | Address<br>ID | Description | | | | | gth .<br>n<br>rds | Typical | Execu<br>μs | | me in | |-------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------|----------|-----|-------------------|---------|-------------|-----|-------| | BTI | _ | Convert contents of A integer (16 bits) ( <b>B</b> CD | 1 | | 4.7 | | | | | | | | BTD | _ | Convert contents of A double integer (32 bit | | | | 1 | | 11.5 | | | | | DTR | - | Convert contents of A integer (32 bits) to rea To Real) | | | | 1 | 1 < 15 | | | 5 | | | ITD | _ | Convert contents of A (16 bits) to double into <b>D</b> oubleint) | | | | 1 | | 0.1 | | | | | Status v | Status word for: BTI, BTD, DTR, ITD | | | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruction depends on: | | | - | _ | - | _ | - | _ | _ | _ | - | | Instruction controls: | | | - | _ | - | _ | - | _ | _ | _ | - | | ITB | _ | | Convert contents of ACCU1 from integer (16 bits) to BCD (Int To BCD) | | | | | 5.1 | | | | | DTB | _ | | Convert contents of ACCU1 from double integer (32 bits) to BCD ( <b>D</b> oubleint <b>T</b> o <b>B</b> CD) | | | | | 11.8 | | | | | Status | word for: | TB, DTB | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | - | _ | - | _ | 1 | _ | - | - | - | | Instruct | ion controls: | | - | _ | - | Yes | Yes | _ | - | _ | 1 | | RND | _ | Convert real number ger. | to 32-b | it doubl | le inte- | 1 | | < 20 | | | | | RND- | _ | Convert real number ger. Rounded up to no | | | le inte- | 1 | 1 < 20 | | | 0 | | | RND+ | _ | Convert real number to 32-bit double integer. Rounded up to next integer. | | | | | 1 < 20 | | | | | | TRUN<br>C | - | Convert real number to 32-bit double integer. Digits after the decimal point are truncated. | | | | | | < 20 | | | | | Status | Status word for: RND, RND-, RND+, TRUNC | | | A1 | A0 | OV | OS | OR | STA | RLO | /FC | | Instruct | ion depends | s on: | ı | _ | - | _ | ı | - | - | _ | _ | | Instruct | ion controls: | | _ | _ | _ | Yes | Yes | _ | _ | _ | _ | # **B.36** Complement Formation | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Woı | ĭ | Typical Execution Time in σs | | | | |-------------------------------------------|-----------------------|--------------------------------------|-------------------|-------|-----|------------------|-----|------------------------------|-----|-----|-----| | INVI | | Create ones complen | nent of | ACCU1 | I-L | 1 | | | 0.3 | 3 | | | INVD | | Create ones complen | nent of | ACCU1 | I | 1 | | | 0.3 | } | | | Status v | vord for: IN | IVI, INVD | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instructi | on depends | on: | _ | _ | _ | - | _ | - | _ | _ | _ | | Instructi | on controls: | | _ | _ | _ | - | _ | - | _ | _ | _ | | NEGI | | Create twos complem (16-bit integer) | nent of ACCU1-L 1 | | | | | 1.5 | i | | | | NEGD Create twos complem (32-bit integer) | | | nent of A | ACCU1 | | 1 | | | 2.0 | ) | | | Status word for: <b>NEGI, NEGD, NEGR</b> | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruction depends on: | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Instructi | Instruction controls: | | | Yes | Yes | Yes | Yes | _ | _ | _ | _ | #### **Block Call Instructions B.37** | In-<br>stru-<br>ction | Address<br>ID | Descr | Description | | | | ds [ | Typical Exec<br>μ<br>Direct Ad-<br>dressing | | ution Time in<br>s<br>Indirect Ad-<br>dressing* | | |------------------------------------|--------------------|---------------------------------------|-------------------------------------------------------------|----------|--------|------|------|---------------------------------------------|--------|-------------------------------------------------|-----| | CALL | FC | Unconditional call of a | a functi | on | | 1**/ | 2 | 7.7 | | - | | | | SFC | Unconditional call of a rating system | nconditional call of a function of the ope-<br>ating system | | | | 2 Se | | ndix C | C for execution es | | | UC | FC | Unconditional call of be meters | nconditional call of blocks without para-<br>eters | | | | 2 | 5.3 | | 6.1 | + | | Status v | word for: <b>C</b> | ALL, UC | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | - | _ | 1 | _ | _ | _ | - | | Instruct | ion controls: | | - | _ | - | - | 0 | 0 | 1 | _ | 0 | | СС | FC | Conditional call of blo<br>ters | cks wit | hout pa | rame- | 1** | /2 | 5.3 | | 6.1 | + | | Status | word for: C | С | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | _ | 1 | _ | _ | Yes | 1 | | Instruct | ion controls: | | _ | _ | - | _ | 0 | 0 | 1 | _ | 0 | | OPN | DB | Open a data block | | | | 2 | | 1.5 | | 2.6 | + | | DB para. Open a data block (a ter) | | | ddresse | ed via p | arame- | 2 | ! | _ | | _ | | | DI Open an instance da | | | a block | ( | | 2 | | 1.5 | | 2.6 | + | | Status word for: <b>OPN</b> | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | - | _ | _ | - | - | - | _ | _ | _ | | Instruct | ion controls: | | - | - | _ | - | ı | - | _ | - | ı | <sup>\* +</sup> time for loading the address of the instruction \*\* With direct instruction addressing ## **B.38** Block End Instructions | In-<br>struc-<br>tion | Address<br>ID | Desci | cription | | | Lengir<br>ir<br>Wor | gtn<br>1 | Typical Execution Time in μs | | | | |---------------------------------|---------------|-----------------------|----------|-------|----|---------------------|----------|------------------------------|-----|----------|-----| | BE | | End block | | | | 1 | | 2.8 | | | | | BEU | | End block uncondition | | | 1 | | _ | | | | | | Status word for: <b>BE, BEU</b> | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | - | _ | - | _ | - | - | - | | Instruct | ion controls: | | _ | _ | 1 | _ | 0 | 0 | 1 | _ | 0 | | BEC | | End block conditional | ly if RL | O="1" | | | | | 3.2 | <u>)</u> | | | Status word for: BEC | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruction depends on: | | | _ | _ | _ | _ | _ | _ | _ | Yes | _ | | Instruction controls: | | | _ | _ | - | _ | Yes | 0 | 1 | 1 | 0 | ## **B.39 Exchanging Data Blocks** Exchange of the two current data blocks. The current data block becomes the current instance data block and vice versa. The indicators are not affected. | In-<br>struc-<br>tion | Address<br>ID | Description | Length<br>in<br>Words | Typical Execution Time in μs | |-----------------------|---------------|------------------------|-----------------------|------------------------------| | CDB | | Exchanging Data Blocks | 1 | 0.4 | ## **B.40** Jump Instructions Jumping as a function of conditions. The jump width in an 8-bit address ID is between (-128 to +127). The jump width in 16-bit address IDs is between (-32768 to -129) or (+128 to +32767). ## Note on JC Please note in the case of CPU 614 programs that the jump destination always forms the **beginning** of a Boolean logic string. The jump destination must not be included in the logic string. | In-<br>struc-<br>tion | Address<br>ID | Descr | Description | | | Leng<br>in<br>Wor | ´ ' | ypical | Execut<br>μs | ion Tin | ne in | |----------------------------|----------------------|----------------------------------------|-------------|----|----|-------------------|-------|--------|--------------|---------|-------| | JU | LABEL | Jump unconditionally | | | | 1*/2 | 2 | 1.8 | | | | | Status | word for: J | J | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | - | - | _ | _ | - | _ | | Instruct | ion controls: | | _ | _ | _ | - | _ | _ | _ | - | _ | | JC | LABEL | Jump if RLO="1" | • | • | | 1/ | 2 | | 1.5 | | • | | JCN | LABEL | Jump if RLO="0" | | | | 2 | 2 | | 1.6 | | | | Status | vord for: <b>J</b> ( | C, JCN | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | - | _ | Yes | | | _ | | Instruct | ion controls: | | _ | _ | _ | - | _ | 0 | 1 | 1 | 0 | | JCB | LABEL | Jump if RLO="1" Save the RLO in the | BR bit | | | 2 | 2 | | 1.8 | | | | JNB | LABEL | Jump if RLO="0"<br>Save the RLO in the | BR bit | | | 2 | 2 | | 1.8 | | | | Status | word for: <b>J</b> ( | CB, JNB | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | - | _ | - | - | Yes | _ | | Instruct | ion controls: | | Yes | _ | _ | - | _ | 0 | 1 | 1 | 0 | | JBI | LABEL | Jump if BR="1" | | | | 2 | 2 | 1.5 | | | | | JNBI LABEL Jump if BR="0" | | | | | | 2 | 2 | | 1.5 | | | | Status word for: JBI, JNBI | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruction depends on: | | | Yes | _ | _ | ı | _ | _ | - | _ | _ | | Instruct | ion controls: | | _ | _ | _ | 1 | _ | 0 | 1 | _ | 0 | <sup>\* 1</sup> word long for jump widths of between –128 and +127 | In-<br>struc-<br>tion | Address<br>ID | Desci | ription | | | Len<br>ir<br>Woı | 1 | Typical | Execu<br>μs | | ne in | |-----------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------|---------|------------------|-----|---------|-------------|-----|-------| | JO | LABEL | Jump on stored overf | low (O\ | /="1") | | 1*/ | /2 | | 1.5 | 5 | | | Status v | word for: J | Ö | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | - | Yes | _ | - | - | - | ı | | Instruct | ion controls: | | _ | _ | _ | _ | _ | - | - | - | - | | JOS | LABEL | Jump on stored overf | low (OS | S="1") | | 2 | 2 | 1.6 | | | | | Status v | word for: J | os | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | _ | Yes | - | - | _ | ı | | Instruct | ion controls: | | _ | _ | _ | _ | 0 | - | - | _ | ı | | JUO | LABEL | Jump if "instruction ur<br>and CC 0=1) | nordere | d" (CC | 1=1 | 2 | 2 | | 1.8 | 3 | | | JZ | LABEL | Jump if result=0 (CC | 1=0 an | d CC 0 | =0) | 1*. | /2 | | 1.7 | , | | | JP | LABEL | Jump if result>0 (CC | 1=1 ar | nd CC ( | )=0) | 1*. | /2 | | 1.8 | 3 | | | JM | LABEL | Jump if result<0 (CC | 1=0 ar | nd CC ( | )=1) | 1*. | /2 | | 1.8 | 3 | | | JN | LABEL | Jump if result ≠ 0 (CC (CC 1=0) and (CC 0= | | nd CC ( | 0=0) or | 1*. | /2 | 1.8 | | | | | JMZ | LABEL | Jump if result ≤ 0 (CC (CC 1=0 and CC 0=0 | | nd CC ( | 0=1) or | 2 | 2 | | 1.5 | 5 | | | JPZ | LABEL | Jump if result ≥ 0 (CC (CC 1=0) and (CC 0= | | nd CC ( | 0=0) or | 2 | 2 | | 1.6 | 3 | | | Status v | | JO, JZ, JP, JM,<br>N, JMZ, JPZ | BR | A1 | A0 | OV | OS | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | Yes | Yes | _ | _ | _ | _ | _ | - | | Instruct | ion controls: | | _ | _ | _ | _ | _ | - | _ | _ | _ | | JL | LABEL | Jump distributor This instruction is following instructions. The address ID is a justruction following the ACCU1-L contains the instruction to be executed. | ump lab<br>list.<br>e numb | el to th | e in- | | | 2.7 | | | | | LOOP LABEL Decrement ACCU1-L<br>ACCU1-L≠0<br>(loop programming) | | | and ju | mp to | | 2 | 2 | | 1.6 | 5 | | | Status v | word for: JI | L, LOOP | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | Instruct | ion depends | on: | _ | _ | _ | - | - | - | - | _ | _ | | Instruct | ion controls: | | _ | _ | _ | _ | _ | _ | _ | _ | _ | <sup>\* 1</sup> word long for jump widths of between –128 and +127 # **B.41** Instructions for the Master Control Relay (MCR) MCR writes the value "0" or leaves the memory contents unchanged. MCR=0→MCR is deactivated MCR=1 $\rightarrow$ MCR is activated; "T" instruction writes zeros to the corresponding address IDs; "S"/"R" instructions do not change the memory contents. | In-<br>struc-<br>tion | Address<br>ID | Description | | | Len<br>ir<br>Wo | ĭ | Typical Execution Time in μs | | | | | | |-----------------------------|---------------|----------------------------------------------------|-----------------------------------------------------------|----|-----------------|----|------------------------------|----|-----|-----|-----|--| | MCR( | | Open a MCR zone.<br>Save the RLO to the MCR stack. | | | | 1 | 1 | | 1.7 | | | | | Status word for: MCR( BR | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instructi | on depends | on: | _ | _ | _ | _ | _ | - | _ | Yes | _ | | | Instructi | on controls: | | _ | - | - | _ | _ | 0 | 1 | - | 0 | | | )MCR | | Close an MCR zone.<br>Remove an entry from | Close an MCR zone.<br>Remove an entry from the MCR stack. | | | 1 | | | 1.6 | 3 | | | | Status v | vord for: )N | /ICR | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instructi | on depends | on: | _ | _ | _ | _ | _ | - | _ | _ | _ | | | Instructi | on controls: | | _ | - | - | _ | _ | 0 | 1 | - | 0 | | | MCRA | | Activate the MCR | | | | 1 | | • | 0.3 | 3 | | | | MCRD Deactivate the MCR | | | | | | 1 | | | 0.3 | 3 | | | | Status word for: MCRA, MCRD | | | BR | A1 | A0 | OV | os | OR | STA | RLO | /FC | | | Instruction depends on: | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Instructi | on controls: | | _ | _ | - | _ | _ | - | - | - | _ | | **Execution Times of the SFCs and SFBs** C The CPU component of the IM 151/CPU provides you with different system functions and system function blocks for program scanning and diagnostics, for example. You can call these system functions/system function blocks in your user program using the number of the SFC. For a detailed description of all system functions/system function blocks, refer to the reference manual *STEP 7 System and Standard Functions*. This includes how to call the system functions and which parameters you have to enter. ## C.1 System Functions (SFCs) | SFC<br>No. | Name | Description | Execution<br>Time in μs | |------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | 0 | SET_CLK | Sets the clock time | 295 | | 1 | READ_CLK | Reads the clock time | 193 | | 2 | SET_RTM | Sets the operating hours counter | 62 | | 3 | CTRL_RTM | Starts/stops the operating hours counter | 57 | | 4 | READ_RTM | Reads the operating hours counter | 86 | | 5 | GADR_LGC | Reads the free address of the channel <i>x</i> of the signal module on module slot <i>y</i> . | 148 | | 6 | RD_SINFO | Read the start information of the current OB. | 116<br>+3 per byte | | 7 | DP_PRAL | Triggers a process interrupt from the user program of the CPU as DP slave through to DP master. | 228 | | 14 | DPRD_DAT | Reads consistent user data | 141<br>+3 per byte | | 15 | DPWR_DAT | Writes consistent user data | 143 | | 17 | ALARM_SQ | Creates acknowledgeable, block-specific messages | 252 | | 18 | ALARM_S | Creates non-acknowledgeable, block-specific messages | 248 | | 19 | ALARM_SC | Determines the acknowledgment status of the last ALARM_SQ arrived message | 115 | | 20 | BLKMOV | Copies variables of any type Note: You can only use SFC20 for process-related DBs, i.e. the "Unlinked" check box in the object properties is not selected. Otherwise, you will receive the W#16#8092 error code (=block is not process-related) as the RET_VAL. | 84<br>+1.6 per byte | | SFC<br>No. | Name | Description | Execution<br>Time in μs | |------------|--------------|---------------------------------------------------------------------------------------------------------------------|-------------------------| | 21 | FILL | Presets a field | 84<br>+2.5 per byte | | 22 | CREATE_DB | Creates a data block | 126<br>+5 per byte | | 23 | DEL_DB | Deletes a data block | 102 | | 24 | TEST_DB | Tests a data block | 110 | | 28 | SET_TINT | Sets a time-of-day interrupt | 212 | | 29 | CAN_TINT | Cancels a time-of-day interrupt | 64 | | 30 | ACT_TINT | Activates a time-of-day interrupt | 68 | | 31 | QRY_TINT | Queries a time-of-day interrupt | 79 | | 32 | SRT_DINT | Starts a delay interrupt | 89 | | 33 | CAN_DINT | Cancels a delay interrupt | 78 | | 34 | QRY_DINT | Queries a delay interrupt | 85 | | 36 | MSK_FLT | Masks sync faults | 118 | | 37 | DMSK_FLT | Enables sync faults | 131 | | 38 | READ_ERR | Reads and erases programming and access errors that have occurred or have been disabled | 128 | | 39 | DIS_IRT | Disables the handling of new interrupts | 284 | | 40 | EN_IRT | Enables the handling of new interrupts | 702 | | 41 | DIS_AIRT | Delays the handling of interrupts | 48 | | 42 | EN_AIRT | Enables the handling of interrupts | 76 | | 43 | RE_TRIGR | Re-triggers cycle time monitoring | 95 | | 44 | REPL_VAL | Copies a replacement value into accumulator 1 of the level causing the error | 51 | | 46 | STP | Forces the CPU into STOP mode | No value | | 47 | WAIT | Implements waiting times | 861 | | 49 | LGC_GADR | Converts a free address to the slot and rack for a module | 281 | | 50 | RD_LGADR | Reads all the declared free addresses for a module | 252 | | 51 | RDSYSST | Reads out the information from the system state list<br>The SFC 51 cannot be interrupted by interrupts. | 280<br>+8 per byte | | 52 | WR_<br>USMSG | Writes specific diagnostic information in the diagnostic buffer | 964 | | 54 | RD_DPARM | Reads predefined dynamic parameters of a module | 2390 | | 55 | WR_PARM | Writes dynamic parameters for a module (currently not used because all the module parameters are static) | 2500 | | 56 | WR_DPARM | Writes predefined dynamic parameters for a module (currently not used because all the module parameters are static) | 2520 | | 57 | PARM_MOD | Assigns a module's parameters | 2520 | | SFC<br>No. | Name | Description | Execution<br>Time in μs | |------------|-----------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------| | 58 | WR_REC | Writes a module-specific data record (currently not used because there isn't a module to which user records can be written) | 2200 | | 59 | RD_REC | Reads a module-specific data record (currently only reads diagnostic records 0 and 1) | 352 | | 64 | TIME_TICK | Displays the system time with an accuracy of 10 ms | 50 | | 81 | UBLKMOV | Copies the variable without interruption | 140 | # C.2 System Function Blocks (SFBs) | SFB<br>No. | Name | Description | Execution<br>Time in μs | |------------|----------------|--------------------------------------------------------------------|-------------------------| | IEC Co | ounters | | | | 0 | CTU | Counts up. The counter is incremented by 1 for each rising edge. | 70 | | 1 | CTD | Counts down. The counter is decremented by 1 for each rising edge. | 69 | | 2 | CTUD | Counts up and count down. | 85 | | IEC Ti | mers | | | | 3 | TP | Generates a pulse of duration PT. | 90 | | 4 | TON | Delays a rising edge of duration PT. | 91 | | 5 | TOF | Delays of falling edge of duration PT. | 91 | | Impler | mentation of a | Sequence Processor | | | 32 | DRUM | Implements a sequence processor with a maximum of 16 sequences. | 302 | Migration of the IM 151/CPU D In this chapter, you will find out the most important differences of two selected CPUs in the S7-300 SIMATIC family. We will also show you how to rewrite programs you have written for the S7-300-CPUs for the IM 151/CPU. ## **Chapter Overview** | In Section | Contents | Page | |------------|-------------------------------------|------| | D.1 | Differences to Selected S7-300 CPUs | D-2 | | D.2 | Porting the User Program | D-3 | ## **More Information** You can find further information on how to create and structure programs in the *STEP 7* manuals and online help system. ## D.1 Differences to Selected S7-300 CPUs The following table lists the most important programming differences between two selected CPUs of the S7-300 SIMATIC family and the IM 151/CPU. Table D-1 Differences to Selected S7-300 CPUs | Features CPU 314 | | CPU 315-2 DP | IM 151/CPU | |----------------------------------------------------------------|-----------------------------|----------------------------------|--------------------------------------------------| | Real-time clock | Hardware | Hardware | Software | | Memory backup | Yes, with battery | Yes, with battery | Not possible | | Memory card | Memory card | Memory card | MMC | | Number of connections to programming device and operator panel | 4 (as of 10/99: 12) | 4 (as of 10/99: 12) | 5 | | Setting the PROFIBUS address | Hardware configuration | Hardware configuration | Hardware configuration must match address setter | | Transmission rate to programming device and operator panel | 187.5 kbps (MPI) | 187.5 kbps (MPI)<br>12 Mbps (DP) | 12 Mbps (DP) | | Interface | Active | Active | Passive | | Communication: | | | | | Programming device/operator panel | Yes | Yes | Yes | | Global data communication | Yes | Yes | No | | S7 basic communication | Yes | Yes | Yes (server) | | S7 communication | Yes (server) | Yes (server) | Yes (server) | | Direct communication | No | Yes | Yes | | Range of uses with DP | ge of uses with Stand-alone | | As DP slave<br>Stand-alone | | Addressing | Slot-oriented | Free | Free | | Interrupt Response<br>Time | 1-1.5 ms | 1-1.5 ms | Less than 20 ms | | Removal/insertion of modules during operation | No | No | Yes | ## D.2 Porting the User Program #### Introduction By porting we mean making available on a distributed basis a program that was previously used centrally on a master. Certain adjustments may be necessary to relocate an existing program partially or completely from a master to an intelligent slave. The resources required for porting sections of a user program to an intelligent slave depend on how the address assignment of inputs and outputs is stored in the FBs in the source program. The inputs and outputs can be used in the FCs in the source program in different ways. Addresses can be packed in the current ET 200S, which is not possible in the IM 151/CPU. See the description of IM 151/CPU addressing in Section 2.1. ## **Porting with Unpacked Addresses** If you use FBs with unpacked I/O addresses, the required program sections can be transferred easily to the IM 151/CPU without the need for porting. Figure D-1 Example: FB with Unpacked Addresses ## **Porting with Packed Addresses** If FBs with packed I/O addresses are copied to the IM 151/CPU, the packed addresses there can no longer be assigned to the I/Os of the I/O modules locally because the CPU of the IM 151/CPU cannot work with packed addresses. This requires rewiring of the corresponding FBs. Rewiring corresponds to "unpacking" the addresses. Figure D-2 Example: FB with Packed Addresses ## Rewiring The following blocks and address IDs can be reassigned: - · Inputs, outputs - · Memory markers, timers, counters - · Functions, function blocks Proceed as follows to rewire the signals: - 1. In SIMATIC Manager, select the "Blocks" folder, which contains the blocks with the packed addresses that you want to port to the IM 151/CPU. - 2. Choose **Options**→ **Rewire**. - 3. Enter the desired replacements in the displayed "Rewiring" dialog box in the table (old address ID/new address ID). Table D-2 Example: Replacements under Options→ Rewire | | Old Address ID | New Address ID | |---|----------------|----------------| | 1 | 11.2 | 12.0 | | 2 | 11.3 | I 2.1 | ## 4. Click OK. This starts rewiring. After rewiring, you can decide in a dialog box whether you want to look at the rewiring information file. The file contains the list of old and new address IDs. The various blocks are also listed together with the number of rewirings carried out in the block. Figure D-3 Example: Rewiring of the Signals If you assign symbols to the inputs and outputs using the symbol table in $STEP\ 7$ , you must change the symbol table to adjust the subprogram for use in the IM 151/CPU. See also the STEP 7 online help system. ## Porting FBs with I/Os in an I/O Word If you map the addresses of the inputs and outputs via an I/O word to a function block you have programmed, porting is considerably more involved. It is possible to program a shell around the FB that makes an adjustment so that the FB can be used with the IM 151/CPU. The other option is to reprogram the FB. We recommend you reprogram the FB because this is easier than programming a shell. See also the STEP 7 online help system. # **Glossary** #### **Accumulator** The accumulators are registers in the → CPU and are used as intermediate memory for loading, transfer, comparison, calculation and conversion operations. #### **Address** An address is the designation for a certain address ID or address area (e.g. input I 12.1; memory word MW 25; data block DB 3). ## **Aggregate Current** The sum of the currents of all the output channels of a digital output module. ## **Automation System** An automation system is a programmable logic controller consisting of at least one CPU, various input and output modules and operator interfaces. ## **Backup Memory** The backup memory is for memory areas of the→ CPU without a backup battery. A configurable number of timers, counters, memory markers and data bytes (retentive timers, counters, memories and data bytes) is backed up. ## Bus A common transmission path connecting all nodes and having two defined ends. In the case of the ET 200S, the bus is a two-wire or fiber-optic cable. #### **Chassis Ground** Chassis ground refers to all the interconnected inactive parts of a piece of equipment that, even in the event of a fault, cannot carry voltage that is dangerous to the touch. ## **Compress** The programming device online function "Compress" is used to align all valid blocks contiguously in the RAM of the CPU at the start of the user memory. This eliminates all gaps which arose when blocks were deleted or modified. #### **Consistent Data** Data that belongs together in terms of its content and should not separated is known as consistent data. For example, the values of analog modules must always be handled consistently. In other words, the value of an analog module must not be corrupted by reading it out at two different times. #### Counter Counters are part of the → system memory of the CPU. The content of the "counter cells" can by modified by *STEP 7* instructions (e.g. count up/down). #### **CPU** Central processing unit of the S7 programmable controller with a control unit and arithmetic logic unit, memory, operating system and interface for a programming device. ## **Cycle Time** The cycle time is the time taken by the $\rightarrow$ CPU to scan the $\rightarrow$ user program once. #### **Data Block** Data blocks (DB) are data areas in the user program which contain user data. Global data blocks can be accessed by all code blocks, whereas instance data blocks are assigned to a specific FB call. ## **Device Database File** All the DP slave-specific properties are stored in a device database file (DDB file). The format of the device database file is defined in EN 50170, Volume 2, PROFIBUS. ## **Diagnostic Buffer** The diagnostic buffer is a buffered memory area in the CPU in which diagnostic events are stored in the order of their occurrence. ## **Diagnostic Interrupt** Diagnostics-capable modules use diagnostic interrupts to report system errors which they have detected to the central CPU. In SIMATIC S7/M7: When an error is detected or disappears (e. g. wire break), the ET 200S triggers a diagnostic interrupt, provided the interrupt is enabled. The CPU of the DP master interrupts the processing of the user program and lower-priority classes and processes the diagnostic interrupt block (OB 82). In SIMATIC S5: The diagnostic interrupt appears in the station diagnosis. Using cyclical querying of the diagnostic bits in the station diagnosis you can detect errors such as a wire break. ## **Diagnostics** Diagnostics is the detection, localization, classification, display and further evaluation of errors, faults and messages. Diagnostics includes monitoring functions that run automatically while the system is in operation. This increases the availability of systems by reducing setup times and downtimes. ## **Direct Communication** Direct communication is a special communication relationship between PROFIBUS-DP nodes. Direct communication is characterized by the fact that the PROFIBUS-DP nodes "listen in" to find out which data a DP slave is sending back to its DP master. #### **Direct Data Communication** See Direct Communication ## **Distributed I/O Systems** These are input/output units that are not located in the base unit; instead, they are distributed at some distance from the CPU. The following are examples of such units: - ET 200S, ET 200M, ET 200B, ET 200C, ET 200U, ET 200X, ET 200L - DP/AS-I Link - S5-95U with a PROFIBUS-DP slave interface - · Other DP slaves from either Siemens or other vendors The distributed I/O systems are connected to the DP master via PROFIBUS-DP. #### **DP** master A→ Master that complies with EN 50170, Volume 2, PROFIBUS, is referred to as a DP master. #### **DP Slave** $A \rightarrow$ slave on the PROFIBUS bus system with the PROFIBUS-DP protocol that complies with EN 50170, Volume 2, PROFIBUS standard is referred to as a DP slave. #### **DP Standard** The DP standard is the bus protocol of the ET 200 distributed I/O system based on EN 50170, Volume 2, PROFIBUS. ## **Error Display** The error display is one of the possible responses of the operating system to a runtime error. The other possible responses are: → error response in the user program, STOP mode of the CPU. ## **Error Handling via OB** If the operating system detects a specific error (e.g. an access error in the case of *STEP 7*), it calls the organization block (error OB) provided for this event that specifies the subsequent behavior of the CPU. #### **Error Response** Response to a $\rightarrow$ runtime error. The operating system can respond in the following ways: conversion of the programmable controller to STOP mode, call of an organization block in which the user can program a response, or display of the error. #### ET 200 The ET 200 distributed I/O system with the PROFIBUS-DP protocol is a bus for connecting distributed I/O devices to a CPU or an appropriate DP master. The ET 200 is notable for its fast response times, since only a small amount of data (bytes) is transferred. The ET 200 is based on IEC 61158/EN 50170, Volume 2, PROFIBUS. The ET 200 works on the master/slave principle. Examples of DP masters are the IM 308-C master interface module and the CPU 315-2 DP. DP slaves can be the distributed I/O devices ET 200S, ET 200B, ET 200C, ET 200M, ET 200X, ET 200U, ET 200L or DP slaves from Siemens or other vendors. #### FC → Function #### **Force** During commissioning, for example, the "Force" function allows certain outputs to be set to "ON" for any length of time, even if the logic operations of the user program are not fulfilled (e.g. because inputs are not wired). #### **FREEZE** This is a control command of the DP master to a group of DP slaves. When a DP slave receives the FREEZE control command, it freezes the current status of the **inputs** and transfers them cyclically to the DP master. After each FREEZE control command, the DP slave freezes the status of the **inputs** again. The input data is not transferred from the DP slave to the DP master again cyclically until the DP master sends the UNFREEZE control command. #### **Function** A function (FC) in accordance with IEC 1131-3 is a code block without static data. A function allows parameters to be passed in the user program. Functions are therefore suitable for programming frequently repeated complex functions (e.g. calculations). ## **Intelligent DP Slave** The defining feature of an intelligent DP slave is that input/output data is not made available to the DP master by a real input/output of the DP slave directly, but by a preprocessing CPU (in this case the IM 151/CPU interface module). ## Interrupt The operating system of the CPU recognizes 10 different priority classes that control the processing of the user program. These runtime levels include interrupts, e.g. diagnostic interrupts. When an interrupt is triggered, the operating system automatically calls an assigned organization block in which the user can program the desired response (for example in an FB). Interrupt, Diagnostic → Diagnostic Interrupt **Interrupt, Process → Process Interrupt** #### **Load Memory** The load memory is part of the CPU. It contains objects generated by the programming device. It is implemented either as a plug-in memory card or a permanently integrated memory. #### Master When they are in possession of the token, masters can send data to and request data from other nodes (= active node). An example of a DP master is the CPU 315-2 DP. ## **Master System** All the DP slaves that are assigned to a DP master for reading and writing make up a master system with the DP master. ## **Memory Marker** Memory markers are part of the → system memory of the CPU for storing interim results. They can be accessed in units of a bit, byte, word or doubleword. ## **MMC** Micro Memory Card Memory module for SIMATIC systems. Can be used as a load memory and portable data carrier. #### MPI The multipoint interface (MPI) is the SIMATIC S7 interface for programming devices. ## **Nesting depth** One block can be called from another by means of a block call. The nesting depth is the number of code blocks called at the same time. #### Node A device that can send, receive or amplify data via the bus, such as a DP master, DP slave, RS 485 repeater or active star coupler. ## **OB** → **Organization Block** ## **OB** Priority The operating system of the CPU distinguishes between various priority classes, such as cyclic program scanning and process interrupt-driven program scanning. Each priority class is assigned → organization blocks (OB) in which the S7 user can program a response. The OBs have different standard priorities which determine the order in which they are executed or interrupted in the event that they are activated simultaneously. ## **Operating Mode** The SIMATIC S7 programmable controllers have the following operating modes: STOP, →START-UP, RUN. ## Operating system of the CPU The operating system of the CPU organizes all the functions and processes of the CPU which are not associated with a special control task. ## Organization block Organization blocks (OBs) represent the interface between the operating system of the CPU and the user program. The processing sequence of the user program is defined in the organization blocks. ## **Parameter** 1st variable of a STEP 7 code block 2nd variable to set the behavior of a module (one or more per module). Each module is delivered with a suitable default setting, which can be changed by configuring the parameters in *STEP 7*. ## PG → Programming Device ## **PLC** → **Programmable Controller** ## **Priority Class** The operating system of an S7-CPU provides up to 26 priority classes (or "runtime levels") to which various organization blocks are assigned. The priority classes determine which OBs interrupt other OBs. If a priority class includes several OBs, they do not interrupt each other, but are executed sequentially. #### **Process Image** The process image is part of the $\rightarrow$ system memory of the CPU. The signal states of the inputs are written into the process input image at the start of the cyclic program. At the end of the cyclic program, the signal states in the process output image are transferred to the outputs. #### **PROFIBUS** **Process Field Bus** is a German process and field bus standard, defined in the IEC 61158/EN 50170, Volume 2, PROFIBUS standard. It defines the functional, electrical and mechanical features of a bit-serial field bus system. PROFIBUS is available with the protocols DP (the German abbreviation for distributed I/O), FMS (= field bus message specification), PA (= process automation) or TF (= technology (process-related) functions). #### **PROFIBUS Address** Each bus node must receive a PROFIBUS address to identify it uniquely on the PROFIBUS bus system. The PC/programming device has the PROFIBUS address "0". The PROFIBUS addresses 1 to 125 are permissible for the ET 200S distributed I/O system. ## **Programmable Controller** Programmable controllers (PLCs) are electronic controllers whose function is saved as a program in the control unit. The configuration and wiring of the unit are therefore independent of the function of the control system. The programmable logic controller has the structure of a computer; it consists of the → CPU (central processing unit) with memory, input and output modules and an internal bus system. The I/Os and the programming language are designed for the purpose of control engineering. ## **Programming Device** Programming devices are essentially personal computers which are compact, portable and suitable for industrial applications. They are equipped with special hardware and software for SIMATIC programmable controllers. ## **Process Interrupt** A process interrupt is triggered by interrupt-triggering modules on the occurrence of a specific event in the process. The process interrupt is reported to the CPU. The assigned $\rightarrow$ organization block is then processed in accordance with the priority of this interrupt. #### **Publisher** A sender in direct data communication See Direct Communication #### Restart When a CPU is started up (e.g. by switching the mode selector from STOP to RUN or by switching the power on), the organization block OB 100 (complete restart) is executed before cyclic program scanning (OB 1) commences. On a complete restart, the process image input table is read in and the *STEP 7* user program is processed starting with the first command in OB 1. #### **Runtime Error** Error which occurs during processing of the user program on the programmable controller (i.e. not in the process). ## **Scan Cycle Checkpoint** The point during CPU program scanning at which the process image is updated, for example. ## SFC → System Function #### Slave A slave can only exchange data with a $\rightarrow$ master when requested by it to do so. By slaves we mean, for example, all DP slaves such as ET 200S, ET 200B, ET 200X, ET 200M, etc. ## **Stand-Alone Operation** The device is operated on a stand-alone basis without data exchange to a superordinate master and without direct communication with other DP slaves. All the modules power up using default parameters and with the maximum configuration (32 slots, 64 bytes consistently). #### **Start Event** Start events are defined events such as faults, time stamps or interrupts. They cause the operating system to start a corresponding organization block (if programmed to do so by the user). The start events are displayed in the header information of the corresponding OB. The user can respond to start events in the user program. ### Startup RESTART mode is activated during the transition from STOP mode to RUN mode. Can be triggered by the mode selector or after power on or an operator action on the programming device. In the case of the ET 200S a restart is carried out. #### STEP 7 Programming language for developing user programs for SIMATIC S7 PLCs. #### **Subscriber** A recipient in direct communication See Direct Communication #### **SYNC** This is a control command of the DP master to a group of DP slaves. By means of the SYNC control command, the DP master causes the DP slave to freeze the current statuses of the **outputs**. In the subsequent frames, the DP slave stores the output data, but the statuses of the outputs remain unchanged. After each new SYNC control command, the DP slave sets the outputs that it has saved as output data. The outputs are not cyclically updated again until the DP master sends the UNSYNC control command. ## **System Diagnostics** System diagnostics is the term used to describe the detection, evaluation and indication of errors which occur within the programmable controller. Examples of such errors are program errors or module failures. System errors can be indicated by means of LEDs or in *STEP 7*. ## **System Function** A system function (SFC) is a function integrated in the operating system of the CPU that can be called up in the *STEP 7* user program, if necessary. #### **System Memory** The system memory is integrated on the central processing unit and implemented as RAM. The system memory includes the address areas (for example timers, counters, memory markers, etc.) as well as the data areas (e.g. communication buffers) required internally by the operating system. ## Timers (timer cells) Timers are part of the → system memory of the CPU. The contents of the "timer cells" are updated automatically by the operating system asynchronously to the user program. *STEP 7* instructions are used to define the exact function of the timer cells (e.g. on-delay) and initiate their execution (e.g. start). #### **Token** Access right on bus #### **Transmission Rate** The transmission rate of a data transfer is measured in bits transmitted per second (transmission rate = bit rate). In the case of the ET 200S, transmission rates of 9.6 kbps to 12 Mbps are possible. ## **User Memory** The user memory contains the code and data blocks of the user program. The user memory can be integrated in the CPU (IM 151/CPU) or can be provided on plug-in memory cards or memory modules. The user program is always executed in the → working memory of the CPU, however. ## **User Program** The SIMATIC system distinguishes between the $\rightarrow$ operating system of the CPU and user programs. The latter are created with the programming software $\rightarrow$ STEP 7 in the possible programming languages (ladder logic and statement list) and saved in code blocks. Data is stored in data blocks. ## **Working Memory** The working memory is random-access memory in the $\rightarrow$ CPU that is accessed by the processor during program execution. # Index | Symbols ), B-15 )MCR, B-52 +, B-39 +AR1, B-40 +AR2, B-40 +D, B-38 +I, B-37 +R, B-39 -D, B-38 -I, B-37 -R, B-39 *D, B-38 *I, B-37 *R, B-39 /D, B-38 /I, B-37 /R, B-39 =, B-26 ==D, B-41 ==I, B-40 ==R, B-42 <=D, B-41 <=I, B-40 <=R, B-42 <>D, B-41 <>I, B-40 <d, <i,="" <i<="" b-40="" b-41="" th=""><th>AD, B-18 Address, Glossary-1 Address area data consistency, 2-7 default setting, 2-10 for user data transfer, 2-7 of the expansion modules, 2-3 Address assignment, for analog and digital modules, 2-3 Address identifiers, B-2 Address registers, B-4 Addresses base address, 2-5 for diagnostics, 2-7 for user data transfer, 2-7 Addressing, 2-1 address allocation, 2-5 indirect, B-7 interface in STEP 7, 2-9 rules, 2-9 slot-oriented, 2-2 user-defined, 2-5 Addressing examples, STEP 7 instructions, B-5 Aggregate current, Glossary-1 AN, B-13, B-15, B-17, B-20 Area of application, 1-2 Automation system, Glossary-1 AW, B-18</th></d,> | AD, B-18 Address, Glossary-1 Address area data consistency, 2-7 default setting, 2-10 for user data transfer, 2-7 of the expansion modules, 2-3 Address assignment, for analog and digital modules, 2-3 Address identifiers, B-2 Address registers, B-4 Addresses base address, 2-5 for diagnostics, 2-7 for user data transfer, 2-7 Addressing, 2-1 address allocation, 2-5 indirect, B-7 interface in STEP 7, 2-9 rules, 2-9 slot-oriented, 2-2 user-defined, 2-5 Addressing examples, STEP 7 instructions, B-5 Aggregate current, Glossary-1 AN, B-13, B-15, B-17, B-20 Area of application, 1-2 Automation system, Glossary-1 AW, B-18 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <r, b-42<br="">&gt;=D, B-41<br/>&gt;=R, B-42<br/>&gt;&gt;=I, B-40<br/>&gt;&gt;D, B-41<br/>&gt;&gt;I, B-40<br/>&gt;&gt;R B-42</r,> | B Backup, memory, Glossary-1 BE, B-49 BEC, B-49 BEU, B-49 BLD, B-45 | | >>R, B-42 A A, B-13, B-17, B-19 A(, B-15 Access, to the ET 200S from a PG/PC, 3-3 Accumulator, B-3, Glossary-1 | BLD, B-45 Blocks, of the BM 147/CPU, 5-13 BM 147/CPU mode selector, 5-4 parameters, 5-16 BTD, B-46 BTI, B-46 Bus, Glossary-1 | | Bus connector, 3-7 | Data consistency, 2-7, 2-8 | |-----------------------------------------------|-------------------------------------------------| | Bus faults, remedy, 3-9 | Data exchange, direct, 3-10 | | • | Data interchange, sample program, 2-10 | | | Data transfer | | C | principle behind, 2-1 | | | with the DP master, 2-6 | | Cables, 3-7 | DBs, 5-13 | | CAD, B-45 | DDB (device database) file, <b>5-2</b> | | CALL, B-48 | DEC, B-45 | | CAR, B-35 | | | CAW, B-45 | Default addressing, 2-2 | | CC, B-48 | Default setting, A-5 | | CD, B-29 | for the address area, 2-10 | | CDB, B-49 | Delay, of the inputs/outputs, 7-5 | | Changing the PROFIBUS address, 3-6 | Device database file, Glossary-2 | | Chassis ground, Glossary-1 | Diagnosis | | Clock, 5-12, 5-16 | module, 4-20 | | Clock memory, 5-16 | station, 4-14, 4-22 | | CLR, B-27 | Diagnostic address, 2-7, 4-11, 4-13 | | Commissioning, 4-1, 4-7, 8-1, 8-2, 8-6, 8-11, | Diagnostic buffer, Glossary-3 | | 8-17 | entry, 4-11 | | | reading out, 4-5 | | Communication, direct, Glossary-3 | Diagnostic interrupt, 4-23, Glossary-3 | | Components, ET 200S, 1-5 | OB 82, 5-14 | | Compression, Glossary-2 | Diagnostic interrupt response time, 7-9 | | Configuration, ET 200S stand-alone, 3-4 | Diagnostics, 4-1, Glossary-3 | | Configuration data, accepting, 5-17 | system, Glossary-11 | | Configuration frame, A-1 | using LEDs, 4-9 | | configuration, normal ID format, A-4 | Direct communication, 3-10, Glossary-3 | | default setting, A-5 | Direct data communication, Glossary-3 | | structure, A-4 | Display, LED, 4-9 | | special identifier format, A-2 | Distributed I/O device, Glossary-4 | | Configuration software, 1-4 | DP diagnostic address, 2-7 | | Configuring, 8-1, 8-7, 8-12 | DP master, Glossary-4 | | IM 151/CPU, 4-2 | • | | Consistency, <b>2-7</b> , 2-8 | DP slave, Glossary-4 | | Consistent data, Glossary-2 | intelligent, 4-2, Glossary-6 | | Counter, Glossary-2 | DP slave diagnosis, structure, 4-15 | | CPU, Glossary-2 | DP standard, Glossary-4 | | operating system, Glossary-8 | DTB, B-46 | | CU, B-29 | DTR, B-46 | | Cycle, OB 1, 5-14 | | | Cycle behavior, 5-17 | | | Cycle extension, through interrupts, 7-5 | E | | Cycle time, 7-2, Glossary-2 | Error display, Glossary-4 | | extending, 7-3 | Error during direct access to I/O, OB 122, 5-15 | | structure, 7-2 | Error handling via OB, Glossary-4 | | Cyclic interrupts, 5-17 | Error response, Glossary-5 | | Cyono interrupto, 5-17 | Error/fault, direct access to I/O, OB 122, 5-15 | | | | | D | Error/fault responses, 5-15 | | D | ET 200, Glossary-5 | | Data, consistent, Glossary-2 | | | Data block, Glossary-2 | | | ET 200S<br>components, 1-5<br>manuals, 1-5 | Internode communication, see direct communication, 3-10 Interrupt, 4-14, Glossary-6 | |--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | ET 200S manuals, guide to, 1-5 Event identification, in the DP master/DP slave, 4-12 | process, Glossary-9<br>Interrupts, cycle extension, 7-5<br>INVD, B-47 | | Execution time, user program, 7-2 | INVI, B-47<br>ITB, B-46<br>ITD, B-46 | | F | 115, 5 40 | | FBs, 5-13<br>FCs, 5-13<br>Features, 6-2 | <b>J</b><br>JBI, B-50 | | of the IM 151/CPU, 1-4, 5-2<br>FN, B-25 | JC, B-50<br>JCB, B-50 | | Force, 5-5, Glossary-5<br>FP, B-25<br>FR, B-28, B-29 | JCN, B-50<br>JL, B-51<br>JM, B-51 | | FRCE, LED, 5-5<br>FREEZE, Glossary-5<br>Function, FC, Glossary-6 | JMZ, B-51<br>JN, B-51<br>JNB, B-50 | | Functions, via PG, 3-9 | JNBI, B-50<br>JO, B-51<br>JOS, B-51 | | G | JP, B-51 | | General technical specifications, 6-2 | JPZ, B-51<br>JU, B-50<br>JUO, B-51 | | I | JZ, B-51 | | Identifier, configuration frame, special identifier format, A-3 | L | | IM 147/CPU, blocks, 5-13 IM 151/CPU configuring, 4-2 features, 1-4 important features, 5-2 memory reset, 4-4 | L, B-30, B-31, B-32, B-36<br>LAR1, B-35<br>LAR2, B-35<br>LD, B-32<br>LED, 4-5<br>display, 4-9 | | IM 151/CPU FO interface module, 6-3, 6-4 basic circuit diagram, 6-4 terminal assignment, 6-3 | FRCE, 5-5<br>indicator, 1-4<br>ON, 5-5 | | IM 151/CPU interface module, 6-4 basic circuit diagram, 6-4 technical specifications, 6-5 | RUN, 5-5<br>SF, 5-5 | | INC, B-45<br>Inputs, delay time, 7-5<br>Installation, 8-1, 8-4<br>Integrated clock, 5-12 | STOP, 5-5<br>Load instruction, 2-8<br>Load memory, Glossary-6<br>LOOP, B-51 | | Intelligent DP slave, 4-2, Glossary-6 | | | Intermediate memory accessing in the user program, 2-8 | М | | in the IM 151/CPU, 2-6 | Manual contents, brief overview, 1-5 | | Manuals, guide to, 1-5 | 0 | |----------------------------------------------|---------------------------------------------------------| | Manufacturer ID, CPU 31x-2 as DP slave, 4-19 | | | Master, Glossary-6 | O, B-13, B-16, B-21 | | Master PROFIBUS address, 4-18 | O(, B-15 | | Master system, Glossary-6 | OB, Glossary-8 | | MCR(, B-52 | start event, Glossary-10 | | MCRA, B-52 | OB 1, 5-14 | | MCRD, B-52 | OB 100, 5-14 | | Memory | OB 122, 4-12, 5-15 | | backup, Glossary-1 | OB 40, 4-14, 5-14<br>OB 82, 4-8, 4-12, 5-14 | | load, Glossary-6 | | | system, Glossary-11 | OB 86, 4-8, 4-12, 5-15 | | user, Glossary-12 | OB priority, Glossary-7 | | working, Glossary-12 | OB10, 5-14 | | Memory marker, Glossary-7 | OB121, 5-15 | | Memory module, 5-8 | OB20, 5-14 | | Memory reset | OB35, 5-14 | | internal CPU events, 4-5 | OB80, 5-15 | | resetting the memory of the | OB83, 5-14 | | IM 151/CPU, 4-4 | OB85, 5-15<br>OBs | | with mode selector, 5-4 | | | Micro Memory Card, Glossary-7 | of the CPU, 5-13 start events, 5-14 | | Micro memory card, 5-8 | OD, B-18 | | MMC, Glossary-7 | ON, B-13, B-17, B-22 | | MMC module, 5-8 | LED, 5-5 | | MOD, B-38 | ON(, B-15 | | Mode | Online functions, for the ET 200S, 3-9 | | RUN, 5-5 | Operating mode, Glossary-7 | | STOP, 5-5 | Operating mode, Glossary-7 Operating mode changes, 4-12 | | Mode selector, 5-4 | Operating mode changes, 4-12 | | memory reset, 4-4 | of the CPU, Glossary-8 | | MRES, 5-4 | processing time, 7-3 | | RUN-P, 5-4 | OPN, B-48 | | STOP, 5-4 | Order number | | Module diagnosis, 4-20 | IM 151/CPU, 6-2 | | Module status, 4-21 | memory module, 5-8 | | MPI, 3-2, Glossary-7 | network components, 3-7 | | MPI node address, 5-17 | Organization block, Glossary-8 | | MRES, mode selector, 5-4 | Outputs, delay time, 7-5 | | | OW, B-18 | | | 3.1, 2.16 | | N | | | NEGD, B-47 | P | | NEGI, B-47 | Parameter Classery 9 | | Nesting depth, Glossary-7 | Parameter, Glossary-8 Parameter assignment, with the | | Network, structure, 3-1 | DP master, A-1 | | Network components, 3-7 | Parameter assignment frame, A-1 | | Node, Glossary-7 | <u> </u> | | NOP, B-45 | configuration, 5-18 structure, A-6 | | NOT, B-27 | Siruciule, A-0 | | Parameters, BM 147/CPU, 5-16 PC connection to ET 200S, 3-4 prerequisites, 3-2 PG, Glossary-9 connection to ET 200X, 3-4 PC, Glossary-9 Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 Process interrupt reapones time, 7-3 Process interrupt reapones time, 7-9 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | connection to ET 200S, 3-4 prerequisites, 3-2 PG, Glossary-9 connection to ET 200X, 3-4 PLC, Glossary-9 Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 RND-, B-46 RRD, B-44 Rules, for addressing, 2-9 RUN LED, 5-5 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | prerequisites, 3-2 PG, Glossary-9 connection to ET 200X, 3-4 PLC, Glossary-9 Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 RRD, B-44 RRDA, B-44 Rules, for addressing, 2-9 RUN LED, 5-5 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | PG, Glossary-9 connection to ET 200X, 3-4 PLC, Glossary-9 Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 RRDA, B-44 Rules, for addressing, 2-9 RUN LED, 5-5 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | connection to ET 200X, 3-4 PLC, Glossary-9 Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 Rulles, for addressing, 2-9 RUN LED, 5-5 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | PLC, Glossary-9 Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 RUN LED, 5-5 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | Pointers, calculating, B-6 POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 LED, 5-5 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | POP, B-45 Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 mode, 5-5 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S S S S S S 7 timers updating, 7-4 | | Priority, OB, Glossary-7 Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 RUN-P, mode selector, 5-4 Runtime error, Glossary-10 S S S S S, B-26, B-29 S7 timers, updating, 7-4 | | Priority class, Glossary-8 Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 Runtime error, Glossary-10 S, B-26, B-29 S7 timers, updating, 7-4 | | Process image, Glossary-8 Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 S, B-26, B-29 S7 timers, updating, 7-4 | | Process image updating, processing time, 7-3 Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 S, B-26, B-29 S7 timers, updating, 7-4 | | Process interrupt, 4-14, 4-23, Glossary-9 OB 40, 5-14 Process interrupt handling, 7-9 S, B-26, B-29 S7 timers, undating, 7-4 | | OB 40, 5-14 Process interrupt handling, 7-9 S7 timers, undating, 7-4 | | Process interrupt handling, 7-9 S, B-26, B-29 S7 timers, undating, 7-4 | | | | | | Process interrupt response time, 7-9 SAVE B-27 | | Processing time Scan cycle checkpoint, Glossary-10 | | operating system, 7-3 SD, B-28 | | process image updating, 7-3 SE, B-28 | | user program, 7-4 SET, B-27 | | Product overview, 1-1 SF, B-28 | | PROFIBUS, Glossary-9 | | PROFIBUS address, 3-3, Glossary-9 SFBs, 5-13 | | PROFIBUS Network SEC C-1 | | network components, 3-7 SEC DP_PRAI_ 4-14 | | Structural principles, 3-2 | | PROFIBUS-DP, specifications, 5-2 SEC DPWR DAT 2-8 | | Programming, 8-1, 8-2, 8-9, 8-15 SECs 5-13 | | Programming device execution times C-1 | | connecting cable, 3-3 Slave, Glossary-10 | | prerequisites, 3-2 Slave diagnosis, 4-14 | | Programming device connecting cable, 3-7 | | Programming device functions, 3-9 Slot assignment FT-200S, 2-2 | | Programming software, 1-4 Slot-oriented addressing 2-2 | | Publisher, Glossary-9 | | PUSH, B-45 Software clock, 5-12, 5-16 | | SP, B-28 | | SRD, B-43 | | R SRW, B-43 | | R, B-26, B-28, B-29 SS, B-28 | | Response time, 7-6 SSD, B-43 | | diagnostic interrupt, 7-9 SSI, B-43 | | longest, 7-8 Stand-alone operation, Glossary-10 | | process interrupt, 7-9 of ET 200S, 3-4 | | shortest, 7-7 of the ET 200S, 3-9 | | Restart, Glossary-10 Start event, OB, Glossary-10 | | OB 100, 5-14 Start events, for OBs, 5-14 | | Retentivity, 5-16 Startup, Glossary-11 | | Rewiring, D-4 Startup characteristics, 5-16 | | RLD, B-44 Station diagnosis, 4-14, 4-22 | | Station failure, OB 86, 5-15 Station status 1 to 3, 4-16 Status word, B-4 STEP 7, Glossary-11 addressing interface, 2-9 configuring the IM 151/CPU, 4-2 settings, 3-9 | Token, Glossary-12<br>Transfer instruction, 2-8<br>Transmission rate, Glossary-12<br>Troubleshooting, 4-1<br>TRUNC, B-46 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STOP LED, 5-5 mode, 5-5 mode selector, 5-4 Structure, of the PROFIBUS network, 3-2 Subscriber, Glossary-11 SYNC, Glossary-11 System diagnostics, 5-16, Glossary-11 System function, SFC, Glossary-11 System functions, C-1 System memory, Glossary-11 | UUC, B-48 Updating, of the S7 timers, 7-4 Upgrading, 8-1, 8-11 User data transfer, to the DP master, 2-6 User memory, Glossary-12 User program, Glossary-12 processing time, 7-4 User program execution time, 7-2 User-defined addressing, 2-5 | | Т | W | | T, B-33, B-34, B-36<br>TAK, B-45<br>TAR1, B-35 | Wiring, 8-1, 8-5<br>Working memory, Glossary-12 | | TAR2, B-35 Technical specifications general, 6-2 of the IM 151/CPU, 6-2 PROFIBUS-DP, 5-2 Test functions, 3-9 Test run, 8-1, 8-2, 8-10, 8-17 Time-of-day interrupts, 5-16 Timers (timer cells), Glossary-12 | X<br>X, B-14, B-17, B-23<br>X(, B-15<br>XN, B-14, B-17, B-24<br>XN(, B-15<br>XOD, B-18<br>XOW, B-18 | | Po | stfach 1963 | | | | |-----|------------------|------------------------|------|----------------| | D- | -92209 Amberg | | | | | Fe | deral Republic | of Germany | | | | | | | | | | | | | | | | | | | | | | | | | | | | Fro | m: | | | | | Υοι | ır Name: | | | | | Υοι | ır Title: | | | | | Coı | mpany Name: | | | | | | Street: | | | | | | City, Zip Code: | | | | | | Country: | | | | | | Phone: | | | | | | | | | | | | | | | | | Ple | ase check anv in | dustry that applies to | vou: | | | | , | adouty must applied to | , | | | | Automotive | | | Pharmaceutical | | | Chemical | | | Plastic | | | Electrical Machi | nery | | Pulp and Paper | | | Food | | | Textiles | | | Instrument and | Control | | Transportation | | | Nonelectrical M | achinery | | Other | | ٦ | Petrochemical | | | | Siemens AG A&D AS E82 ## Remarks Form | Your comments and recommendations will help us to improve the quality and usefulness of our publications. Please take the first available opportunity to fill out this questionnaire and return it to Siemens. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Please give each of the following questions your own personal mark within the range from 1 (very good) to 5 (poor). | | 1. Do the contents meet your requirements? 2. Is the information you need easy to find? 3. Is the text easy to understand? 4. Does the level of technical detail meet your requirements? 5. Please rate the quality of the graphics/tables: | | Additional comments: | | | | | | | | | | | | | | | | | | | | | | | | | | Po | stfach 1963 | | | | |-----|------------------|------------------------|------|----------------| | D- | -92209 Amberg | | | | | Fe | deral Republic | of Germany | | | | | | | | | | | | | | | | | | | | | | | | | | | | Fro | m: | | | | | Υοι | ır Name: | | | | | Υοι | ır Title: | | | | | Coı | mpany Name: | | | | | | Street: | | | | | | City, Zip Code: | | | | | | Country: | | | | | | Phone: | | | | | | | | | | | | | | | | | Ple | ase check anv in | dustry that applies to | vou: | | | | , | adouty must applied to | , | | | | Automotive | | | Pharmaceutical | | | Chemical | | | Plastic | | | Electrical Machi | nery | | Pulp and Paper | | | Food | | | Textiles | | | Instrument and | Control | | Transportation | | | Nonelectrical M | achinery | | Other | | ٦ | Petrochemical | | | | Siemens AG A&D AS E82 ## Remarks Form | Your comments and recommendations will help us to improve the quality and usefulness of our publications. Please take the first available opportunity to fill out this questionnaire and return it to Siemens. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Please give each of the following questions your own personal mark within the range from 1 (very good) to 5 (poor). | | 1. Do the contents meet your requirements? 2. Is the information you need easy to find? 3. Is the text easy to understand? 4. Does the level of technical detail meet your requirements? 5. Please rate the quality of the graphics/tables: | | Additional comments: | | | | | | | | | | | | | | | | | | | | | | | | |